Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp2072470pxv; Sat, 17 Jul 2021 03:19:43 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxDmUHrBHWF/f5es/vfctJ587dfYLpUnieDzXvsSn8nwS8iSEHVf9kZ3tYQf9dS6UMqpBpC X-Received: by 2002:a92:a004:: with SMTP id e4mr8925255ili.299.1626517183472; Sat, 17 Jul 2021 03:19:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626517183; cv=none; d=google.com; s=arc-20160816; b=swZ4jKTjx97kLpyKm2kpBESV5bCb3ZLQX7oW95Skr6H/yQSROBnYjCc0e0j64eKTo9 koE/NlwV1MKzapsEPKEVsQePZdylY8IulPwhxK+I1x8/9b1LI+Om3UPQvjae6AUNlqi9 b/AmRIA6ezW7P9OVIU7+MIqMRuvivecd8IJXUHkmmj6knjCyEX7JDyswjybuBYgo3KC7 AHjBfd9iRNHPS566xytXYpSk9JFxqzVsWqiaZ9K97bBCy0BcnNqNrL805gka+Tr9XOtp tU3pMFTcInb1zgk8SCOD0KJVo7vr6YRC4iHZ+96lSOWaNaMOIRhdZTk+yZ2Ic8eoUGlx YWPA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=YApCXgyVteKsk8hY0xOSqh9w2EiGHdAfDdIIsQUi+6Q=; b=ZbFD66ivZvUggNWTY89hm7FfzmaAbJJFApbybmlNHIkgPNEvDB0KNuSl/0a+IKhoh3 Ejz9sWH4lZL9CrJLZbBp3GzaACWexakz5p+MvTB0dOlRi9+e5W2GiQuXvvZgjEjvrg/Q 39zxlg9IT7nzKPx/vthU8q05Zwpo+QZLOoQJw+J3/Th6eYD4/W+DSzC8FE6Y5RCaNTPv xSfWDHaTGqNx1hPRE8fuIZtP/acyvj8L+Hj6V4S59pumjThDyJrpnPXAZMXCh7+sJ+bd 62wgsg+mNnFXzT61OsBZRryywMrGrqKR0qQvKrRAzJf2qMjCvdQDDDYH9JfLaE4qfJjK xOHg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ay38si13707471jab.21.2021.07.17.03.19.31; Sat, 17 Jul 2021 03:19:43 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233940AbhGQKVe (ORCPT + 99 others); Sat, 17 Jul 2021 06:21:34 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:35870 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S233313AbhGQKVK (ORCPT ); Sat, 17 Jul 2021 06:21:10 -0400 X-UUID: 8a5666f75c5c47d4ba7fbf0b75cb9503-20210717 X-UUID: 8a5666f75c5c47d4ba7fbf0b75cb9503-20210717 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 561805863; Sat, 17 Jul 2021 18:18:10 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Sat, 17 Jul 2021 18:18:08 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Sat, 17 Jul 2021 18:18:07 +0800 From: Kewei Xu To: CC: , , , , , , , , , , , , , Subject: [PATCH v4 6/8] i2c: mediatek: Add OFFSET_EXT_CONF setting back Date: Sat, 17 Jul 2021 18:17:57 +0800 Message-ID: <1626517079-9057-7-git-send-email-kewei.xu@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1626517079-9057-1-git-send-email-kewei.xu@mediatek.com> References: <1626517079-9057-1-git-send-email-kewei.xu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In the commit be5ce0e97cc7 ("i2c: mediatek: Add i2c ac-timing adjust support"), we miss setting OFFSET_EXT_CONF register if i2c->dev_comp->timing_adjust is false, now add it back. Fixes: be5ce0e97cc7 ("i2c: mediatek: Add i2c ac-timing adjust support") Signed-off-by: Kewei Xu --- drivers/i2c/busses/i2c-mt65xx.c | 11 ++++++++++- 1 file changed, 10 insertions(+), 1 deletion(-) diff --git a/drivers/i2c/busses/i2c-mt65xx.c b/drivers/i2c/busses/i2c-mt65xx.c index abdbf27b6eb4..a2a5a4ec1d81 100644 --- a/drivers/i2c/busses/i2c-mt65xx.c +++ b/drivers/i2c/busses/i2c-mt65xx.c @@ -41,6 +41,8 @@ #define I2C_HANDSHAKE_RST 0x0020 #define I2C_FIFO_ADDR_CLR 0x0001 #define I2C_DELAY_LEN 0x0002 +#define I2C_ST_START_CON 0x8001 +#define I2C_FS_START_CON 0x1800 #define I2C_TIME_CLR_VALUE 0x0000 #define I2C_TIME_DEFAULT_VALUE 0x0003 #define I2C_WRRD_TRANAC_VALUE 0x0002 @@ -484,6 +486,7 @@ static void mtk_i2c_clock_disable(struct mtk_i2c *i2c) static void mtk_i2c_init_hw(struct mtk_i2c *i2c) { u16 control_reg; + u16 ext_conf_val; if (i2c->dev_comp->apdma_sync) { writel(I2C_DMA_WARM_RST, i2c->pdmabase + OFFSET_RST); @@ -518,8 +521,13 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c) if (i2c->dev_comp->ltiming_adjust) mtk_i2c_writew(i2c, i2c->ltiming_reg, OFFSET_LTIMING); + if (i2c->speed_hz <= I2C_MAX_STANDARD_MODE_FREQ) + ext_conf_val = I2C_ST_START_CON; + else + ext_conf_val = I2C_FS_START_CON; + if (i2c->dev_comp->timing_adjust) { - mtk_i2c_writew(i2c, i2c->ac_timing.ext, OFFSET_EXT_CONF); + ext_conf_val = i2c->ac_timing.ext; mtk_i2c_writew(i2c, i2c->ac_timing.inter_clk_div, OFFSET_CLOCK_DIV); mtk_i2c_writew(i2c, I2C_SCL_MIS_COMP_VALUE, @@ -544,6 +552,7 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c) OFFSET_HS_STA_STO_AC_TIMING); } } + mtk_i2c_writew(i2c, ext_conf_val, OFFSET_EXT_CONF); /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */ if (i2c->have_pmic) -- 2.18.0