Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp3741241pxv; Mon, 19 Jul 2021 07:41:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyZVtZrRQHz3Jkj5qMI51u6JVjz3zkG6ZWCnm8wS5F52c14Llp48lOTEdFFUHOyt8ZuO99K X-Received: by 2002:a17:906:2752:: with SMTP id a18mr28710920ejd.458.1626705691549; Mon, 19 Jul 2021 07:41:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626705691; cv=none; d=google.com; s=arc-20160816; b=xv1R720Eyk1HIqO10yp/s19Tu/LajsYaj7pVU47OQxfhtfB1wWc4wl6UTiD9L/Skd3 P2y1eUYevcnQpkg5udihxZxfVa0DhQ1QqTduxneHusuXsNbRRdL2mKBeA1UF5nD48IEX eEbBkISnW1OCIDHJbcthEo2ppPufBs8s+BQmSYUcmD2M8jRQY7R6+EXkS5ftA5ZLWJJI jdeC36AlLAK7Vlq99RqWksndFbzwKZad2CVnDrW3CO2DjyvjQxGdkZoSEUd21DjcvFpI /7dzembBe2dcDVNrtpQ09fDWRdUtpabciOVaDaRIp7B4xt34deEZ0K8pxEkcsmK8Ola7 1vzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=r0NxiVhFYU+8r497zGkem8Gf0BVU6KUNhCZW+5iM5Gk=; b=t2evQWkPCR7se5tLuawmYpTDCbvc8/oxsnNKKuJ8yRoxZTRnL7983emP+ZpRV8S6C5 /P1ViYuzw2m5YkfPZHo0tYM8+Vr+AOjtsbhxd/QiQztBEgr76gnihQfau7Dlo3zYVIgM T/yboSUR8aHEQCZlwvszHiAyI4LF5yRY0hLbBET+w6ieJx/jmwOmUmN6hf/glo/wNNsF njYUFSr38WOzBE2HH9rXwoWUvOVUpnjxb4cCGujArtsuVLopeiH23U4dQz2lNkmwBTcy S/l18GC8uXPcm+ngsuizuP09Ulsf8ETBaZG9IIKNzzLl3Ga9T9NJAVyLYR2VLRhPAVrW 3j9w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e21si21611915ejd.669.2021.07.19.07.41.08; Mon, 19 Jul 2021 07:41:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241281AbhGSN7W (ORCPT + 99 others); Mon, 19 Jul 2021 09:59:22 -0400 Received: from relmlor2.renesas.com ([210.160.252.172]:36364 "EHLO relmlie6.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S241191AbhGSN7R (ORCPT ); Mon, 19 Jul 2021 09:59:17 -0400 X-IronPort-AV: E=Sophos;i="5.84,252,1620658800"; d="scan'208";a="88086580" Received: from unknown (HELO relmlir5.idc.renesas.com) ([10.200.68.151]) by relmlie6.idc.renesas.com with ESMTP; 19 Jul 2021 23:39:56 +0900 Received: from localhost.localdomain (unknown [10.226.36.204]) by relmlir5.idc.renesas.com (Postfix) with ESMTP id 63FBF4003EAE; Mon, 19 Jul 2021 23:39:52 +0900 (JST) From: Lad Prabhakar To: Geert Uytterhoeven , Rob Herring , Fabrizio Castro , Wolfgang Grandegger , Marc Kleine-Budde , "David S. Miller" , Jakub Kicinski , Michael Turquette , Stephen Boyd , Philipp Zabel Cc: linux-can@vger.kernel.org, netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-renesas-soc@vger.kernel.org, Prabhakar , Biju Das , Lad Prabhakar Subject: [PATCH v2 3/5] dt-bindings: clk: r9a07g044-cpg: Add entry for P0_DIV2 core clock Date: Mon, 19 Jul 2021 15:38:09 +0100 Message-Id: <20210719143811.2135-4-prabhakar.mahadev-lad.rj@bp.renesas.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210719143811.2135-1-prabhakar.mahadev-lad.rj@bp.renesas.com> References: <20210719143811.2135-1-prabhakar.mahadev-lad.rj@bp.renesas.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add P0_DIV2 core clock required for CANFD module. CANFD core clock is sourced from P0_DIV2 referenced from HW manual Rev.0.50. Signed-off-by: Lad Prabhakar Reviewed-by: Biju Das --- include/dt-bindings/clock/r9a07g044-cpg.h | 1 + 1 file changed, 1 insertion(+) diff --git a/include/dt-bindings/clock/r9a07g044-cpg.h b/include/dt-bindings/clock/r9a07g044-cpg.h index 0728ad07ff7a..0bb17ff1a01a 100644 --- a/include/dt-bindings/clock/r9a07g044-cpg.h +++ b/include/dt-bindings/clock/r9a07g044-cpg.h @@ -30,6 +30,7 @@ #define R9A07G044_CLK_P2 19 #define R9A07G044_CLK_AT 20 #define R9A07G044_OSCCLK 21 +#define R9A07G044_CLK_P0_DIV2 22 /* R9A07G044 Module Clocks */ #define R9A07G044_CA55_SCLK 0 -- 2.17.1