Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp3741399pxv; Mon, 19 Jul 2021 07:41:47 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyf0wA4VwrsrqVBD/HHdbhoplL9Bn0L7U74oRJbKrox4JYaiNglb3zbIr5sw7KCF66bOclo X-Received: by 2002:a05:6402:cab:: with SMTP id cn11mr35835163edb.308.1626705707035; Mon, 19 Jul 2021 07:41:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626705707; cv=none; d=google.com; s=arc-20160816; b=qOyoIqnn1mrehYObESQIvwc0CMMx2Oewjnulg0Vl3ftzN0LribOl35kTGLjsVabb6V afqUfk08tOFD/Uucl4f8d9EesQzSmkQZfdXkDKaanahFenQ2dVx1zj+ETktLP5KQid1G frYDq9m3scjnjLy9AnhLvLRoCYwXf2QFlqcPjlkUjpcvb+jEllR3dh9vBMrLLSCjtjCM c1dSjax+PgLItOu6rIkMdNjKItLCqmkqCsSfwC1M25CVsvlrhuqculxwre9FKshUHZrr zwAgHZOur71lJbwghssbGRtgSQNTfotwFw6Y/Q27eASQKJMNy8mikmKbCxW0zLidU5EB JSKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=Gr84c2yK7atPMGXBwdS/usuWHLiXjD5h9RkAwH3ccGM=; b=es6nSHihvqXzrw3lytAPNxV8ZaDwxxXoR3gLcJaOEWIvny2UN7XrPJsqAWeV3PPFZn VC3gyAuWnPKgQvHKmNfWw2sSJBbsaYZWy62gjZ53Q3e3eD8en21hJhNcYME8SAOHrqIk e1qH10zQQqgvX42cm/M5Y5tUSeuhT1Uo8x/rviJYSvJ0kuWKZoOcZP7BK9QJq8vW9Bda KysfUJo3ZUqWfKke+9uT05YbfiV5J5L76hmAUw1rijIxB/QRe3tpvShMFTrAuNGtSfcc JOjcds0hZWtlzSf5q+qoU5Mc2GAfyN+tw5+Zr2NRzZicsvIOuzQznGItnfRroLjOvQkd BOmg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f18si21230827ejx.521.2021.07.19.07.41.24; Mon, 19 Jul 2021 07:41:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241252AbhGSN7Z (ORCPT + 99 others); Mon, 19 Jul 2021 09:59:25 -0400 Received: from relmlor2.renesas.com ([210.160.252.172]:33803 "EHLO relmlie6.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S241227AbhGSN7V (ORCPT ); Mon, 19 Jul 2021 09:59:21 -0400 X-IronPort-AV: E=Sophos;i="5.84,252,1620658800"; d="scan'208";a="88086585" Received: from unknown (HELO relmlir5.idc.renesas.com) ([10.200.68.151]) by relmlie6.idc.renesas.com with ESMTP; 19 Jul 2021 23:40:00 +0900 Received: from localhost.localdomain (unknown [10.226.36.204]) by relmlir5.idc.renesas.com (Postfix) with ESMTP id 85ABD4008545; Mon, 19 Jul 2021 23:39:56 +0900 (JST) From: Lad Prabhakar To: Geert Uytterhoeven , Rob Herring , Fabrizio Castro , Wolfgang Grandegger , Marc Kleine-Budde , "David S. Miller" , Jakub Kicinski , Michael Turquette , Stephen Boyd , Philipp Zabel Cc: linux-can@vger.kernel.org, netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-renesas-soc@vger.kernel.org, Prabhakar , Biju Das , Lad Prabhakar Subject: [PATCH v2 4/5] clk: renesas: r9a07g044-cpg: Add entry for fixed clock P0_DIV2 Date: Mon, 19 Jul 2021 15:38:10 +0100 Message-Id: <20210719143811.2135-5-prabhakar.mahadev-lad.rj@bp.renesas.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210719143811.2135-1-prabhakar.mahadev-lad.rj@bp.renesas.com> References: <20210719143811.2135-1-prabhakar.mahadev-lad.rj@bp.renesas.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add entry for fixed core clock P0_DIV2 and assign LAST_DT_CORE_CLK to R9A07G044_CLK_P0_DIV2. Signed-off-by: Lad Prabhakar Reviewed-by: Biju Das --- drivers/clk/renesas/r9a07g044-cpg.c | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/drivers/clk/renesas/r9a07g044-cpg.c b/drivers/clk/renesas/r9a07g044-cpg.c index f4ebbde358c6..523521a87713 100644 --- a/drivers/clk/renesas/r9a07g044-cpg.c +++ b/drivers/clk/renesas/r9a07g044-cpg.c @@ -16,7 +16,7 @@ enum clk_ids { /* Core Clock Outputs exported to DT */ - LAST_DT_CORE_CLK = R9A07G044_OSCCLK, + LAST_DT_CORE_CLK = R9A07G044_CLK_P0_DIV2, /* External Input Clocks */ CLK_EXTAL, @@ -76,6 +76,7 @@ static const struct cpg_core_clk r9a07g044_core_clks[] __initconst = { DEF_FIXED("I", R9A07G044_CLK_I, CLK_PLL1, 1, 1), DEF_DIV("P0", R9A07G044_CLK_P0, CLK_PLL2_DIV16, DIVPL2A, dtable_1_32, CLK_DIVIDER_HIWORD_MASK), + DEF_FIXED("P0_DIV2", R9A07G044_CLK_P0_DIV2, R9A07G044_CLK_P0, 1, 2), DEF_FIXED("TSU", R9A07G044_CLK_TSU, CLK_PLL2_DIV20, 1, 1), DEF_DIV("P1", R9A07G044_CLK_P1, CLK_PLL3_DIV2_4, DIVPL3B, dtable_1_32, CLK_DIVIDER_HIWORD_MASK), -- 2.17.1