Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp3790704pxv; Mon, 19 Jul 2021 08:49:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzvVf5qRDqVe90ek0CP+59dOneqP114klqw8m4SHvATCnmrmE3EOplOasX5ZxyPTg1aaHx0 X-Received: by 2002:a17:907:7203:: with SMTP id dr3mr27577649ejc.52.1626709775931; Mon, 19 Jul 2021 08:49:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626709775; cv=none; d=google.com; s=arc-20160816; b=hL4GZprHhCTh5Ezh4S9vszZQRnGTGnuqJmhSXCO3558zKj/iIhw40liPXKgYPvEorM Q/P+qZ7draDkdki5EkujoGxODdp8pbr5KUztlazPkqHV3/89e/m1Vcdl6OtqdknbCSyj tOiwrtt3CTpNb6tjZzrIEXKyWjG+ybKlN0lHKDahavqN7ytsv/qVx8PYZR/PQDorUsZS swbPdEQHdHtpIJWVYM7nrUOylwHwyc7N1HnQ5efsKZy9LFA2qg4ullmSC5oPzG4w8OvR DP/fyNk+RKINglqJcP58faC0pNkNaS4fdzKkrT17Z3P/x38I2Nh+Rxh2EeC7hn5nWOE1 np2A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=tJiHcCrjRqoCNMcj1jygkvOMrJyKs6rNNtmhWtArbko=; b=WAUbVFLJt0s07m9HvrrypDQv875i7AqF9bA0KSuRrQS9/hrZGdxaWuhoAXW8TA3Twh a7YLUA39N9kyEZg/ThEgc+y70fzqS1DqyAeePltdw/0OC4QK/4KAz3G2mHJivY3CvfPL +dSO7Tlloi/kuGIRZURs4IFbMuEhTqvkr7NgC4bTZ3F9RY8dOWpuq9M8eDyb5xhqEgaK 5EqEC8DnYdqBDq7LaBZOdok54JkYUeLFq9xi9siprAevVdZ0Vc+FU4fVy0MpJc8dcUWW ODU2TsCUI9TgMhQ8KxiKDVjl38lxspy/WmbE9/JSb++3CWWR1DwtjwcZaRK/CV4X7iQB PScg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=I6LNkzpK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n1si19281297ejx.353.2021.07.19.08.49.13; Mon, 19 Jul 2021 08:49:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=I6LNkzpK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1345748AbhGSPE5 (ORCPT + 99 others); Mon, 19 Jul 2021 11:04:57 -0400 Received: from mail.kernel.org ([198.145.29.99]:40860 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S245501AbhGSOrl (ORCPT ); Mon, 19 Jul 2021 10:47:41 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 1DD3F61396; Mon, 19 Jul 2021 15:23:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626708240; bh=rtec32ini7rBgtqnFyvvptoFZf1OaFRMJpdacMAIpLQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=I6LNkzpKjkbqMQQKEdXm+IGdNLV10cdVvcmpHvznR5DLorWnYoMu0rppZZhOzFlJp QOT1UaGDmBuOevx5s7s+LMcf0C4Uv5ny2wMPlkuK8aeNA1+stBV2IK0V1NfgcBIJMe BQeljutCBbpAUdToFGYnTuTEfuqYJ0AqIxKgt0E4= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, =?UTF-8?q?Pali=20Roh=C3=A1r?= , Lorenzo Pieralisi , Bjorn Helgaas , =?UTF-8?q?Marek=20Beh=C3=BAn?= Subject: [PATCH 4.14 235/315] PCI: aardvark: Fix kernel panic during PIO transfer Date: Mon, 19 Jul 2021 16:52:04 +0200 Message-Id: <20210719144951.149387085@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210719144942.861561397@linuxfoundation.org> References: <20210719144942.861561397@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Pali Rohár commit f18139966d072dab8e4398c95ce955a9742e04f7 upstream. Trying to start a new PIO transfer by writing value 0 in PIO_START register when previous transfer has not yet completed (which is indicated by value 1 in PIO_START) causes an External Abort on CPU, which results in kernel panic: SError Interrupt on CPU0, code 0xbf000002 -- SError Kernel panic - not syncing: Asynchronous SError Interrupt To prevent kernel panic, it is required to reject a new PIO transfer when previous one has not finished yet. If previous PIO transfer is not finished yet, the kernel may issue a new PIO request only if the previous PIO transfer timed out. In the past the root cause of this issue was incorrectly identified (as it often happens during link retraining or after link down event) and special hack was implemented in Trusted Firmware to catch all SError events in EL3, to ignore errors with code 0xbf000002 and not forwarding any other errors to kernel and instead throw panic from EL3 Trusted Firmware handler. Links to discussion and patches about this issue: https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/commit/?id=3c7dcdac5c50 https://lore.kernel.org/linux-pci/20190316161243.29517-1-repk@triplefau.lt/ https://lore.kernel.org/linux-pci/971be151d24312cc533989a64bd454b4@www.loen.fr/ https://review.trustedfirmware.org/c/TF-A/trusted-firmware-a/+/1541 But the real cause was the fact that during link retraining or after link down event the PIO transfer may take longer time, up to the 1.44s until it times out. This increased probability that a new PIO transfer would be issued by kernel while previous one has not finished yet. After applying this change into the kernel, it is possible to revert the mentioned TF-A hack and SError events do not have to be caught in TF-A EL3. Link: https://lore.kernel.org/r/20210608203655.31228-1-pali@kernel.org Signed-off-by: Pali Rohár Signed-off-by: Lorenzo Pieralisi Signed-off-by: Bjorn Helgaas Reviewed-by: Marek Behún Cc: stable@vger.kernel.org # 7fbcb5da811b ("PCI: aardvark: Don't rely on jiffies while holding spinlock") Signed-off-by: Greg Kroah-Hartman --- drivers/pci/host/pci-aardvark.c | 49 ++++++++++++++++++++++++++++++++-------- 1 file changed, 40 insertions(+), 9 deletions(-) --- a/drivers/pci/host/pci-aardvark.c +++ b/drivers/pci/host/pci-aardvark.c @@ -426,10 +426,39 @@ static int advk_pcie_wait_pio(struct adv udelay(PIO_RETRY_DELAY); } - dev_err(dev, "config read/write timed out\n"); + dev_err(dev, "PIO read/write transfer time out\n"); return -ETIMEDOUT; } +static bool advk_pcie_pio_is_running(struct advk_pcie *pcie) +{ + struct device *dev = &pcie->pdev->dev; + + /* + * Trying to start a new PIO transfer when previous has not completed + * cause External Abort on CPU which results in kernel panic: + * + * SError Interrupt on CPU0, code 0xbf000002 -- SError + * Kernel panic - not syncing: Asynchronous SError Interrupt + * + * Functions advk_pcie_rd_conf() and advk_pcie_wr_conf() are protected + * by raw_spin_lock_irqsave() at pci_lock_config() level to prevent + * concurrent calls at the same time. But because PIO transfer may take + * about 1.5s when link is down or card is disconnected, it means that + * advk_pcie_wait_pio() does not always have to wait for completion. + * + * Some versions of ARM Trusted Firmware handles this External Abort at + * EL3 level and mask it to prevent kernel panic. Relevant TF-A commit: + * https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/commit/?id=3c7dcdac5c50 + */ + if (advk_readl(pcie, PIO_START)) { + dev_err(dev, "Previous PIO read/write transfer is still running\n"); + return true; + } + + return false; +} + static int advk_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where, int size, u32 *val) { @@ -442,9 +471,10 @@ static int advk_pcie_rd_conf(struct pci_ return PCIBIOS_DEVICE_NOT_FOUND; } - /* Start PIO */ - advk_writel(pcie, 0, PIO_START); - advk_writel(pcie, 1, PIO_ISR); + if (advk_pcie_pio_is_running(pcie)) { + *val = 0xffffffff; + return PCIBIOS_SET_FAILED; + } /* Program the control register */ reg = advk_readl(pcie, PIO_CTRL); @@ -463,7 +493,8 @@ static int advk_pcie_rd_conf(struct pci_ /* Program the data strobe */ advk_writel(pcie, 0xf, PIO_WR_DATA_STRB); - /* Start the transfer */ + /* Clear PIO DONE ISR and start the transfer */ + advk_writel(pcie, 1, PIO_ISR); advk_writel(pcie, 1, PIO_START); ret = advk_pcie_wait_pio(pcie); @@ -497,9 +528,8 @@ static int advk_pcie_wr_conf(struct pci_ if (where % size) return PCIBIOS_SET_FAILED; - /* Start PIO */ - advk_writel(pcie, 0, PIO_START); - advk_writel(pcie, 1, PIO_ISR); + if (advk_pcie_pio_is_running(pcie)) + return PCIBIOS_SET_FAILED; /* Program the control register */ reg = advk_readl(pcie, PIO_CTRL); @@ -526,7 +556,8 @@ static int advk_pcie_wr_conf(struct pci_ /* Program the data strobe */ advk_writel(pcie, data_strobe, PIO_WR_DATA_STRB); - /* Start the transfer */ + /* Clear PIO DONE ISR and start the transfer */ + advk_writel(pcie, 1, PIO_ISR); advk_writel(pcie, 1, PIO_START); ret = advk_pcie_wait_pio(pcie);