Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp488323pxv; Thu, 22 Jul 2021 05:14:54 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxyOgR0W5t3UJjkrbVnl2A0jELiMp6Zt/w8pLIqjp0u/nK/FQ66OfvsLOD69N5ef8Gny8JT X-Received: by 2002:a05:6402:c17:: with SMTP id co23mr43969821edb.377.1626956094486; Thu, 22 Jul 2021 05:14:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626956094; cv=none; d=google.com; s=arc-20160816; b=qETLQfe1lHEehoKcsNOQolnSgfb9tpzInMpqI5TiXc3IXJUv0IpuD1wA1qMmEIDa2S FmciESxeIfjX+Fz87MeutgNEixIlniRUse5n1ywx8egBYxzfq9TV4i7hKIgIsqFw3aOV YdJPb7t4g/KWE0P1NCjvuhJ/lE151itgKT3lUBBVmwoOvfQDTvbbiaRfBXTarmkxbqxC vCF8UQ22baAepz8yNIOoNwg6n9KYAzy0cd0QspuPb70yzx3HzqT7GPX15RAR+iA2pnZK eZqiGC2vjKMw7RLwdbksKnWe2ufj3KBTDuttv94cgOfrNzFMynjfplV/AkLFug62POd9 PWgg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=toqwJOa6X7fF0WvEMU298oqKFP2M/oQGkU+L/iT7lKc=; b=JxVtUrJecUjrCMK0MESrpDZtg4t52wGhTgq0+foU5PCnbiCggKsEG7WqFDct6qRzYC S5LuVExU7rNEsPru00l9NiBsWZPGqp8bxkYELqNc66AoTNaUXkEfCeCYAxcthddNDbef zLzeh/NS0W7DvLWY9pHWbwg5rXQbTQuwvsRRHZU36Lhex1m4XyhmWvstGx1gSaveS6cs n9enL08D1EmF/2GGzJLzSOY9iUlEPjKPAzr3cQx6Cd1IrsGiZlSQyVi8xmdob3dSTJrE 4s2nn9jTuJmN2HTFQxo5FjS8of4xtQWZFXz16gLxr2aHN81CFEdlfPneiPsAeiHIGyQq oePQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=cvHifto+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w19si5745213edq.290.2021.07.22.05.14.31; Thu, 22 Jul 2021 05:14:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=cvHifto+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231795AbhGVLc2 (ORCPT + 99 others); Thu, 22 Jul 2021 07:32:28 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42506 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231802AbhGVLc1 (ORCPT ); Thu, 22 Jul 2021 07:32:27 -0400 Received: from mail-pj1-x1030.google.com (mail-pj1-x1030.google.com [IPv6:2607:f8b0:4864:20::1030]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9DD19C061757 for ; Thu, 22 Jul 2021 05:13:01 -0700 (PDT) Received: by mail-pj1-x1030.google.com with SMTP id p4-20020a17090a9304b029016f3020d867so5212606pjo.3 for ; Thu, 22 Jul 2021 05:13:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=toqwJOa6X7fF0WvEMU298oqKFP2M/oQGkU+L/iT7lKc=; b=cvHifto+mU9zRDSMMwqAFpvfXK5Oe2JNVOpNUa7rzR3+hyQa04XxZHMERrlZKgAFZK WLPWDmsSrdO7/EpmyptNNnJV5fVdjdCLUHwMQx3wqio0Ie7+jG5cLjwJZQxnBnc+F2u7 XSlZj64+qLDQVvT6cUBMEWp/9nadg7N/pjhskILCVOQnl6Zn2wfz65d7Jea1u7MUrTEP UvorFH1a13Eb9VW6BieXB0LjrISG/rKaWoUM9qNE2mk7fntVNnD2ev4n+v6BYxhYRfD8 RCPSKAds/PXq9+xa1SPfncLjmLRYiT+fyhGhGqdZPFRaJama91iFqduKlWnVsIO8jzGg 0GGw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=toqwJOa6X7fF0WvEMU298oqKFP2M/oQGkU+L/iT7lKc=; b=UWLVoGTBLpPsY86E2FQHiuNVC6afH9A13GBa7ah3DW6ahEL4nqsdXzXlY9zHo3jcDq iqA6PjWCJRrlXYwd7ihVZTicyD8w+nR4o/Obxk2GmNaydilW4uyoOQ+VpHBnDTBevh8c HczXH1wTjfCTWoaFrvCTmJrebV0MPbv2rnZeebKxGbsjkWVhBuI+bpf9FDhqnTBiI5yX Pt2lEB5h4DVG6kSX8O5WhK/LiRtlAIYxojOY2rlAC050M7ArFoHtWpAToz95Rpz228PY rJRRbrvciPm7yvPu6gaeau571idlOgJddGQ0QLaO21+LRA603EAcX59HTD8dY55gzaP2 gNXQ== X-Gm-Message-State: AOAM531VVi6+SBZm0nrvz689JBowh20mLws2JujFenDmkx7h457J9Pe2 7gUYHjfsbTcjt4BgvCfth2uh X-Received: by 2002:aa7:980a:0:b029:358:adf9:c37b with SMTP id e10-20020aa7980a0000b0290358adf9c37bmr7061445pfl.12.1626955981046; Thu, 22 Jul 2021 05:13:01 -0700 (PDT) Received: from localhost.localdomain ([120.138.13.30]) by smtp.gmail.com with ESMTPSA id cp6sm2913846pjb.17.2021.07.22.05.12.56 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 22 Jul 2021 05:13:00 -0700 (PDT) From: Manivannan Sadhasivam To: kishon@ti.com, lorenzo.pieralisi@arm.com, bhelgaas@google.com, robh@kernel.org Cc: devicetree@vger.kernel.org, linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, hemantk@codeaurora.org, smohanad@codeaurora.org, bjorn.andersson@linaro.org, sallenki@codeaurora.org, skananth@codeaurora.org, vpernami@codeaurora.org, vbadigan@codeaurora.org, Manivannan Sadhasivam Subject: [PATCH v7 0/3] Add Qualcomm PCIe Endpoint driver support Date: Thu, 22 Jul 2021 17:42:39 +0530 Message-Id: <20210722121242.47838-1-manivannan.sadhasivam@linaro.org> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hello, This series adds support for Qualcomm PCIe Endpoint controller found in platforms like SDX55. The Endpoint controller is based on the designware core with additional Qualcomm wrappers around the core. The driver is added separately unlike other Designware based drivers that combine RC and EP in a single driver. This is done to avoid complexity and to maintain this driver autonomously. The driver has been validated with an out of tree MHI function driver on SDX55 based Telit FN980 EVB connected to x86 host machine over PCIe. Thanks, Mani Changes in v7: * Used existing naming convention for callback functions * Used active low state for PERST# gpio Changes in v6: * Removed status property in DT and added reviewed tag from Rob * Switched to _relaxed variants as suggested by Rob Changes in v5: * Removed the DBI register settings that are not needed * Used the standard definitions available in pci_regs.h * Added defines for all the register fields * Removed the left over code from previous iteration Changes in v4: * Removed the active_config settings needed for IPA integration * Switched to writel for couple of relaxed versions that sneaked in Changes in v3: * Lot of minor cleanups to the driver patch based on review from Bjorn and Stan. * Noticeable changes are: - Got rid of _relaxed calls and used readl/writel - Got rid of separate TCSR memory region and used syscon for getting the register offsets for Perst registers - Changed the wake gpio handling logic - Added remove() callback and removed "suppress_bind_attrs" - stop_link() callback now just disables PERST IRQ * Added MMIO region and doorbell interrupt to the binding * Added logic to write MMIO physicall address to MHI base address as it is for the function driver to work Changes in v2: * Addressed the comments from Rob on bindings patch * Modified the driver as per binding change * Fixed the warnings reported by Kbuild bot * Removed the PERST# "enable_irq" call from probe() Manivannan Sadhasivam (3): dt-bindings: pci: Add devicetree binding for Qualcomm PCIe EP controller PCI: qcom-ep: Add Qualcomm PCIe Endpoint controller driver MAINTAINERS: Add entry for Qualcomm PCIe Endpoint driver and binding .../devicetree/bindings/pci/qcom,pcie-ep.yaml | 158 ++++ MAINTAINERS | 10 +- drivers/pci/controller/dwc/Kconfig | 10 + drivers/pci/controller/dwc/Makefile | 1 + drivers/pci/controller/dwc/pcie-qcom-ep.c | 710 ++++++++++++++++++ 5 files changed, 888 insertions(+), 1 deletion(-) create mode 100644 Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml create mode 100644 drivers/pci/controller/dwc/pcie-qcom-ep.c -- 2.25.1