Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp685885pxv; Thu, 22 Jul 2021 09:42:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz82VoE696DLmHNSitJDtO+wmNKR6F+GNOe/yk4iA84VWRi/PtCmifAkdV92xZ4khIryLsc X-Received: by 2002:a02:a595:: with SMTP id b21mr394395jam.122.1626972161702; Thu, 22 Jul 2021 09:42:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626972161; cv=none; d=google.com; s=arc-20160816; b=G9INVoQKP/gwThm8BsEBrJAmAwtZILSM9WyBnScyYCar418gKEb6jJXbrAFHiSfw7o Q/bQrsN5lfRj/BXkxG5w3QnukKKcjrEYhxSKM+j4ZPMBA9l7PJMLyg9aMma3Or+1ccAw eG5RO4a/AW//1QLWOZyVViWPkkAwGVs0jouSnz8l6YLC0MqN8lgpAQ0u/6LvogS+Pw3O HHdc2da5j3AD81pImsZakSndA1KURvokD8EnFTxd/6lmx0XtJ2Wto5Gq5vlr8tIkHByX UVOYbmo8t3CPorOL+Pl7gxmL1XuT4JrpQEGkbRBS2qw4KXAhXx6dKBrx7ClQ1vmvZyTl yBpQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=TbQTsB9Ts2PwjhpHDpPxk/HzgqLmWNDrve4JuLwg8p8=; b=FPOYfPaVuRd/HbdRm+0Pt5kToVtjFSyOfRrBqZRD89rbQ1DfBNKj3Y1KOLgE1txwG0 zuO8Yji97B2JUo43QNfnM/OnI+clWhcfIYF/Cjp4lyTgFY7jimon0UQTbuqy/Ze3EHlK PKy1TH6UaEZ6pGS+BhbCSYheqwl9/V6igC407+bbUcEBYA6Xmt7ZLdLMPLp9zONnvuIL Vh+QcyyaML++ReRYmXV6SjMM8Ae3fBLCGUGut4zUYCxezHT3aU76sE7+1Divk6J54DjK 9XtfwfimvZRpdBbqkzjH3Jo35YCFDcIM+rcBv4Lycvd/LWOjDT21YdI8XQGcjuFNiwRI 9C9A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=SKHwh5UC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x4si8454611ilj.71.2021.07.22.09.42.30; Thu, 22 Jul 2021 09:42:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=SKHwh5UC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233650AbhGVQA3 (ORCPT + 99 others); Thu, 22 Jul 2021 12:00:29 -0400 Received: from mail.kernel.org ([198.145.29.99]:35290 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233018AbhGVP6P (ORCPT ); Thu, 22 Jul 2021 11:58:15 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 9B3D0613B4; Thu, 22 Jul 2021 16:38:48 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626971929; bh=7si2O6zdC7VFawOgOQIdgAqYPbP1V3w8lIKxpqt0XE4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=SKHwh5UCvdjiRvanc3tv56P1A9VsnWd+eaKQxoQgy6Hdiyl5HrwgFt54gKykRr8cy FhF3829x7O3RIGYk4sTdDcVMTMU+chrPZsCoDA/6kP2l8MbSaPvJkOOcpv+WsiVFqZ Opekx3TA6zvLno8ef2MMhgpvFbdnROUx8KjIbwDU= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Fabrice Gasnier , Alexandre Torgue , Sasha Levin Subject: [PATCH 5.10 045/125] ARM: dts: stm32: fix timer nodes on STM32 MCU to prevent warnings Date: Thu, 22 Jul 2021 18:30:36 +0200 Message-Id: <20210722155626.204983371@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210722155624.672583740@linuxfoundation.org> References: <20210722155624.672583740@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Alexandre Torgue [ Upstream commit 2388f14d8747f8304e26ee870790e188c9431efd ] Prevent warning seen with "make dtbs_check W=1" command: Warning (avoid_unnecessary_addr_size): /soc/timers@40001c00: unnecessary address-cells/size-cells without "ranges" or child "reg" property Reviewed-by: Fabrice Gasnier Signed-off-by: Alexandre Torgue Signed-off-by: Sasha Levin --- arch/arm/boot/dts/stm32f429.dtsi | 8 -------- arch/arm/boot/dts/stm32f746.dtsi | 8 -------- arch/arm/boot/dts/stm32h743.dtsi | 4 ---- 3 files changed, 20 deletions(-) diff --git a/arch/arm/boot/dts/stm32f429.dtsi b/arch/arm/boot/dts/stm32f429.dtsi index 9adccd4209fb..0dc5fa94dbdf 100644 --- a/arch/arm/boot/dts/stm32f429.dtsi +++ b/arch/arm/boot/dts/stm32f429.dtsi @@ -283,8 +283,6 @@ }; timers13: timers@40001c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40001C00 0x400>; clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>; @@ -299,8 +297,6 @@ }; timers14: timers@40002000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40002000 0x400>; clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>; @@ -633,8 +629,6 @@ }; timers10: timers@40014400 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014400 0x400>; clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM10)>; @@ -649,8 +643,6 @@ }; timers11: timers@40014800 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014800 0x400>; clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM11)>; diff --git a/arch/arm/boot/dts/stm32f746.dtsi b/arch/arm/boot/dts/stm32f746.dtsi index 640ff54ed00c..81a6fe653e66 100644 --- a/arch/arm/boot/dts/stm32f746.dtsi +++ b/arch/arm/boot/dts/stm32f746.dtsi @@ -265,8 +265,6 @@ }; timers13: timers@40001c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40001C00 0x400>; clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM13)>; @@ -281,8 +279,6 @@ }; timers14: timers@40002000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40002000 0x400>; clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM14)>; @@ -531,8 +527,6 @@ }; timers10: timers@40014400 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014400 0x400>; clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM10)>; @@ -547,8 +541,6 @@ }; timers11: timers@40014800 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014800 0x400>; clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM11)>; diff --git a/arch/arm/boot/dts/stm32h743.dtsi b/arch/arm/boot/dts/stm32h743.dtsi index 7febe19e780d..1579707ea566 100644 --- a/arch/arm/boot/dts/stm32h743.dtsi +++ b/arch/arm/boot/dts/stm32h743.dtsi @@ -454,8 +454,6 @@ }; lptimer4: timer@58002c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-lptimer"; reg = <0x58002c00 0x400>; clocks = <&rcc LPTIM4_CK>; @@ -470,8 +468,6 @@ }; lptimer5: timer@58003000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-lptimer"; reg = <0x58003000 0x400>; clocks = <&rcc LPTIM5_CK>; -- 2.30.2