Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp813819pxv; Thu, 22 Jul 2021 12:51:32 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwDbC1pCUOzGm339QcZvybIM5BavDX3K5m0KpBXYQkik2x7QeZyXklNLB6jvkPJDitZDGj7 X-Received: by 2002:a5e:9e02:: with SMTP id i2mr1038259ioq.198.1626983492608; Thu, 22 Jul 2021 12:51:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626983492; cv=none; d=google.com; s=arc-20160816; b=VNUdwwQRPSCgnmvQwm33m+wm6A+Bc0yOQO+p6b9EmduURc9HDvFS/sEMCTZO2rh8k4 5i3KFzbiHYocUR9hacDqpCBTnFiYLgcaxZSUC9RfWBvFvt/84yIA6hyUNV/AQy+0YWYt qesFScDPs7S72xbzeIom9ZaSfeNZIaBxR5Ap7Hht4hS5lQxl8u9Le9J7Y9nuKa7mrl1T Oxc2T5oMxHEMHPZH1k9oZjN90O4SeGslv+b3PYF1ZvRchgT0qjiMUaqQaaVOEEGAcube M2+rUVC/ZU4jqKGHwxknnKAFI9KqQH6TsdHa92JBtxaOWizAOzMbioWeLTG+fl2tTyzp JltQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=Xn5002MdOKB4+DAP/K8V9M2FIUXKuTeP+eVkE/cUees=; b=QXXUStQtzAmOfYNka0SaL/eLJweZFmlMVS0u/X5L2efopR/Lx6grr6FEliIkCoomw8 SvE0HfE50VRvnxkW/1yR1ov52mgXVEPbXwzQuFcVPrzRTgegmWm2xDEO0Vmc6LTaEjmD 7L/B31udgT3tufJxB1dE2Xsl0T92Ev8NkNWxzemciKkp4Ow9wscwydeHIDzsBndY+UiD Z5AuL5SaB2pihwJCvc+bbkwZdniEU3WVaspCyUJhRmIqEgmRZGABWTuCCO1J7Cj1tGbx yTt5g+4+cq6IgW75/I9Ds2KdY2NL5cvz4CVpQTpnfxE0mqt4mb4GzFNkoPNurEKbjraZ UWrg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b15si27927652ilj.38.2021.07.22.12.51.18; Thu, 22 Jul 2021 12:51:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229655AbhGVTJa (ORCPT + 99 others); Thu, 22 Jul 2021 15:09:30 -0400 Received: from mga17.intel.com ([192.55.52.151]:6320 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229556AbhGVTJa (ORCPT ); Thu, 22 Jul 2021 15:09:30 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10053"; a="192001291" X-IronPort-AV: E=Sophos;i="5.84,261,1620716400"; d="scan'208";a="192001291" Received: from fmsmga007.fm.intel.com ([10.253.24.52]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jul 2021 12:50:04 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.84,261,1620716400"; d="scan'208";a="433256852" Received: from black.fi.intel.com ([10.237.72.28]) by fmsmga007.fm.intel.com with ESMTP; 22 Jul 2021 12:49:59 -0700 Received: by black.fi.intel.com (Postfix, from userid 1003) id 040CC12B; Thu, 22 Jul 2021 22:50:27 +0300 (EEST) From: Andy Shevchenko To: "Rafael J. Wysocki" , Andy Shevchenko , Heiko Stuebner , Elaine Zhang , linux-kernel@vger.kernel.org, linux-acpi@vger.kernel.org, linux-clk@vger.kernel.org, linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org Cc: "Rafael J. Wysocki" , Len Brown , Michael Turquette , Stephen Boyd , Abel Vesa , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Lee Jones Subject: [PATCH v3 2/4] clk: fractional-divider: Hide clk_fractional_divider_ops from wide audience Date: Thu, 22 Jul 2021 22:50:08 +0300 Message-Id: <20210722195010.45940-2-andriy.shevchenko@linux.intel.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210722195010.45940-1-andriy.shevchenko@linux.intel.com> References: <20210722195010.45940-1-andriy.shevchenko@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The providers are all located in drivers/clk/ and hence no need to export the clock operations to wider audience. Hide them by moving to drivers/clk/clk-fractional-divider.h. While at it, unexport since no module uses it. Signed-off-by: Andy Shevchenko --- v3: new patch drivers/clk/clk-fractional-divider.c | 1 - drivers/clk/clk-fractional-divider.h | 2 ++ drivers/clk/imx/clk-composite-7ulp.c | 1 + include/linux/clk-provider.h | 1 - 4 files changed, 3 insertions(+), 2 deletions(-) diff --git a/drivers/clk/clk-fractional-divider.c b/drivers/clk/clk-fractional-divider.c index 535d299af646..53943f45b1ca 100644 --- a/drivers/clk/clk-fractional-divider.c +++ b/drivers/clk/clk-fractional-divider.c @@ -153,7 +153,6 @@ const struct clk_ops clk_fractional_divider_ops = { .round_rate = clk_fd_round_rate, .set_rate = clk_fd_set_rate, }; -EXPORT_SYMBOL_GPL(clk_fractional_divider_ops); struct clk_hw *clk_hw_register_fractional_divider(struct device *dev, const char *name, const char *parent_name, unsigned long flags, diff --git a/drivers/clk/clk-fractional-divider.h b/drivers/clk/clk-fractional-divider.h index 4fa359a12ef4..aaaef90b2777 100644 --- a/drivers/clk/clk-fractional-divider.h +++ b/drivers/clk/clk-fractional-divider.h @@ -2,6 +2,8 @@ struct clk_hw; +extern const struct clk_ops clk_fractional_divider_ops; + void clk_fractional_divider_general_approximation(struct clk_hw *hw, unsigned long rate, unsigned long *parent_rate, diff --git a/drivers/clk/imx/clk-composite-7ulp.c b/drivers/clk/imx/clk-composite-7ulp.c index 7c4f31b31eb0..d85ba78abbb1 100644 --- a/drivers/clk/imx/clk-composite-7ulp.c +++ b/drivers/clk/imx/clk-composite-7ulp.c @@ -10,6 +10,7 @@ #include #include +#include "../clk-fractional-divider.h" #include "clk.h" #define PCG_PCS_SHIFT 24 diff --git a/include/linux/clk-provider.h b/include/linux/clk-provider.h index d83b829305c0..acb8e10d2898 100644 --- a/include/linux/clk-provider.h +++ b/include/linux/clk-provider.h @@ -1023,7 +1023,6 @@ struct clk_fractional_divider { #define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0) #define CLK_FRAC_DIVIDER_BIG_ENDIAN BIT(1) -extern const struct clk_ops clk_fractional_divider_ops; struct clk *clk_register_fractional_divider(struct device *dev, const char *name, const char *parent_name, unsigned long flags, void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth, -- 2.30.2