Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp3422250pxv; Mon, 26 Jul 2021 04:01:25 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwehO3MqmIoaRpJ84Q5tNSR2ROR1gxDWazd57IqUbUC004J9ZLHbCJiDlE4wbkkg3IGZGP5 X-Received: by 2002:a05:6602:228d:: with SMTP id d13mr14251261iod.36.1627297285416; Mon, 26 Jul 2021 04:01:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1627297285; cv=none; d=google.com; s=arc-20160816; b=rkpN1JKTR9h6lmC5qWfRY96lBydX8zU0hhKEUi9GG0nk7XKY1HF7GwKJvFFxDnz4rx xC9wxVhsr1zhDi14S2z280rStRuhBXzknQ+XQtjIbhkyCcZcwhyVPALzk0VrYUU+pGFF Wv4T9TQF9MZb7s+01YCFa0qoaZRSZjEr9pLp02Gpm4XeG6F2Rnu9GluZOgl1vdix5fq4 6n9Qe8ytl5Uu6r/oOMkdj+GN5inr+Fj/lRlY7Vtd4GxcBnU/PNXJ6Nbc/Q0nfUznqBUx cjb5muH7ruqRPRO631n47BUyMIHKUs3sWX681AiP2wLXaSajQR0RW0CVTipPUmwq9oet W76g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=DnbY4tP/z3d8Q2SFw6da18ofk4ABh8NINjbmoRA0JoM=; b=hS/d981XSzkfD2L7iMX3+Xs2vmcQQjIWIaKRl8Ck9Naea01XHxSnWtWwAPnSBqP/U9 XUwBUroZ6M2ZIO7YjT1pN50IxBHN9/u2/DvoSf0qA2FgLry+QCxCzsgN5ZgjOrmC6jrE Xu/RKgRFipV2Nen+wk70Pmy4h2d64PAl7BfFK6JfR0FCLE/2NX7vyT3sG5W6Hr/PD9SD bBDhfYbY7vW1nu4ZBXEGea2nVjf7JeUk2fY91ZHWnLB6inhpej2/kEQTDF5Vf4+fPoux VBFWFtQVvpss9oj8ePqqVBL8bJ6GUwKCAXr7JQbRpmeQO8e72UGExlp2fiqBt3a+Bx1K 4JNg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z24si42741125jap.49.2021.07.26.04.01.13; Mon, 26 Jul 2021 04:01:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233703AbhGZKSY (ORCPT + 99 others); Mon, 26 Jul 2021 06:18:24 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:35452 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S233645AbhGZKSM (ORCPT ); Mon, 26 Jul 2021 06:18:12 -0400 X-UUID: 516a94246cc942a5be73c02e6b0030c9-20210726 X-UUID: 516a94246cc942a5be73c02e6b0030c9-20210726 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 457965522; Mon, 26 Jul 2021 18:58:38 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 26 Jul 2021 18:58:27 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 26 Jul 2021 18:58:27 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [v14 19/21] clk: mediatek: Add MT8192 scp adsp clock support Date: Mon, 26 Jul 2021 18:57:17 +0800 Message-ID: <20210726105719.15793-20-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210726105719.15793-1-chun-jie.chen@mediatek.com> References: <20210726105719.15793-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8192 scp adsp clock provider Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/Kconfig | 6 +++ drivers/clk/mediatek/Makefile | 1 + drivers/clk/mediatek/clk-mt8192-scp_adsp.c | 50 ++++++++++++++++++++++ 3 files changed, 57 insertions(+) create mode 100644 drivers/clk/mediatek/clk-mt8192-scp_adsp.c diff --git a/drivers/clk/mediatek/Kconfig b/drivers/clk/mediatek/Kconfig index 88b24f74aff2..eb4aa29d8106 100644 --- a/drivers/clk/mediatek/Kconfig +++ b/drivers/clk/mediatek/Kconfig @@ -562,6 +562,12 @@ config COMMON_CLK_MT8192_MSDC help This driver supports MediaTek MT8192 msdc and msdc_top clocks. +config COMMON_CLK_MT8192_SCP_ADSP + bool "Clock driver for MediaTek MT8192 scp_adsp" + depends on COMMON_CLK_MT8192 + help + This driver supports MediaTek MT8192 scp_adsp clocks. + config COMMON_CLK_MT8516 bool "Clock driver for MediaTek MT8516" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 8e4e343d4af4..a336fe753e9a 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -77,5 +77,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_MDPSYS) += clk-mt8192-mdp.o obj-$(CONFIG_COMMON_CLK_MT8192_MFGCFG) += clk-mt8192-mfg.o obj-$(CONFIG_COMMON_CLK_MT8192_MMSYS) += clk-mt8192-mm.o obj-$(CONFIG_COMMON_CLK_MT8192_MSDC) += clk-mt8192-msdc.o +obj-$(CONFIG_COMMON_CLK_MT8192_SCP_ADSP) += clk-mt8192-scp_adsp.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8192-scp_adsp.c b/drivers/clk/mediatek/clk-mt8192-scp_adsp.c new file mode 100644 index 000000000000..58725d79dd13 --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8192-scp_adsp.c @@ -0,0 +1,50 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include +#include +#include + +#include "clk-mtk.h" +#include "clk-gate.h" + +#include + +static const struct mtk_gate_regs scp_adsp_cg_regs = { + .set_ofs = 0x180, + .clr_ofs = 0x180, + .sta_ofs = 0x180, +}; + +#define GATE_SCP_ADSP(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &scp_adsp_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) + +static const struct mtk_gate scp_adsp_clks[] = { + GATE_SCP_ADSP(CLK_SCP_ADSP_AUDIODSP, "scp_adsp_audiodsp", "adsp_sel", 0), +}; + +static const struct mtk_clk_desc scp_adsp_desc = { + .clks = scp_adsp_clks, + .num_clks = ARRAY_SIZE(scp_adsp_clks), +}; + +static const struct of_device_id of_match_clk_mt8192_scp_adsp[] = { + { + .compatible = "mediatek,mt8192-scp_adsp", + .data = &scp_adsp_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8192_scp_adsp_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8192-scp_adsp", + .of_match_table = of_match_clk_mt8192_scp_adsp, + }, +}; + +builtin_platform_driver(clk_mt8192_scp_adsp_drv); -- 2.18.0