Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp3707493pxv; Mon, 26 Jul 2021 09:54:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJynSuVnJpnHMismNUDY/kNEKqHMUkUphUse+Wx67inRZWD7TdAtv8u/DXv7xnit7mV16vsH X-Received: by 2002:a05:6e02:14cc:: with SMTP id o12mr6425532ilk.76.1627318454943; Mon, 26 Jul 2021 09:54:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1627318454; cv=none; d=google.com; s=arc-20160816; b=drm38pYXkVSU5mQeYZdzcBZMBTh9FMhPVN/z+vyngqr4nXduI7GH4qxq8309pNGt9j +3/u3tijK0JTlKsS3kziEO1yrQUNtFbX+4qqTiuzujTdj78gUHRic+whymmHOR0kP+Bm wLhxffM6HFmetimqHNx+ldPjsY1py/3zsQMnxAwEhchMJsm6HcjKFQDuHOAS5CQ0DcBY BjPnO7s8IHsI8uPQFon8ZZ6pinsSoOr9mQtDndtdLg2tzwqD9fWvGS9pCJ+gu9pl5Zoz K+sgbjSbuypN/Om5qIPxIA8U8Djr8H7IhSpImXQkCtrAnF3V+DgUmAGAhUx97zjdTvgm nDPw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=+0e8mY2OntwybrB1yuiF3py1Ovr8zQ9BHgYcBhZFLSw=; b=ZDp8JH/vQwPwDZbA2MytriJJP2artlJuvao/lOLIfw3R2UvK3tv/83dDCQuUg5a4K3 4epPnubrs6qStIJTLWZzjHdE7N4o+9ljVUDYNpL+TIvNkTmZRPswuUIuyMAX0Lf8FQRP BweUrcikfBk2TwYWRpkd6dT8QhDtNedgeOJdzDSHOKbWqHWqUM1oKsAEwXMypeAibLVR 7Y9ZX0McJNrwN9jze20bLyEGk8TmNu2keoWR9U4L5hMsFoGTKADe/Z9o+12olZvQB7VH kSNVSYz5/tKHb2joIP159H9yJHJiiyX7VNLGBsl4i2lExyoOcbWKuZGZXhISI02n32MV 1+eA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="u/cQEBxD"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n125si395843iod.85.2021.07.26.09.54.03; Mon, 26 Jul 2021 09:54:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="u/cQEBxD"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236562AbhGZPRT (ORCPT + 99 others); Mon, 26 Jul 2021 11:17:19 -0400 Received: from mail.kernel.org ([198.145.29.99]:49698 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236529AbhGZPJ1 (ORCPT ); Mon, 26 Jul 2021 11:09:27 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 7793860F6E; Mon, 26 Jul 2021 15:49:51 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1627314592; bh=t/U9I5jH8GOFzoyAXZXHldwI1p9r2RJmBdVnyRLbiVQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=u/cQEBxDJmPhibC5WKCgJmY8brx/RTyat/wEiU3WBygkVwNo4jI9Gv3ne/rL1a114 vkPWAfXDf++Te/85dmLHSe7+uE3/4IsvqATul51hLIAEzXoRN3vw2cYXK7zFUFHYaO oytRsL0h24cWG0bDhjpMfizRR5JRV5QUDO26eYLc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Fabrice Gasnier , Alexandre Torgue , Sasha Levin Subject: [PATCH 4.19 020/120] ARM: dts: stm32: fix timer nodes on STM32 MCU to prevent warnings Date: Mon, 26 Jul 2021 17:37:52 +0200 Message-Id: <20210726153833.031465366@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210726153832.339431936@linuxfoundation.org> References: <20210726153832.339431936@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Alexandre Torgue [ Upstream commit 2388f14d8747f8304e26ee870790e188c9431efd ] Prevent warning seen with "make dtbs_check W=1" command: Warning (avoid_unnecessary_addr_size): /soc/timers@40001c00: unnecessary address-cells/size-cells without "ranges" or child "reg" property Reviewed-by: Fabrice Gasnier Signed-off-by: Alexandre Torgue Signed-off-by: Sasha Levin --- arch/arm/boot/dts/stm32f429.dtsi | 8 -------- arch/arm/boot/dts/stm32f746.dtsi | 8 -------- arch/arm/boot/dts/stm32h743.dtsi | 4 ---- 3 files changed, 20 deletions(-) diff --git a/arch/arm/boot/dts/stm32f429.dtsi b/arch/arm/boot/dts/stm32f429.dtsi index b16bf00977d5..fdaf43290006 100644 --- a/arch/arm/boot/dts/stm32f429.dtsi +++ b/arch/arm/boot/dts/stm32f429.dtsi @@ -263,8 +263,6 @@ }; timers13: timers@40001c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40001C00 0x400>; clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>; @@ -278,8 +276,6 @@ }; timers14: timers@40002000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40002000 0x400>; clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>; @@ -558,8 +554,6 @@ }; timers10: timers@40014400 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014400 0x400>; clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM10)>; @@ -573,8 +567,6 @@ }; timers11: timers@40014800 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014800 0x400>; clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM11)>; diff --git a/arch/arm/boot/dts/stm32f746.dtsi b/arch/arm/boot/dts/stm32f746.dtsi index f48d06a80d1d..ccd87e833049 100644 --- a/arch/arm/boot/dts/stm32f746.dtsi +++ b/arch/arm/boot/dts/stm32f746.dtsi @@ -258,8 +258,6 @@ }; timers13: timers@40001c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40001C00 0x400>; clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM13)>; @@ -273,8 +271,6 @@ }; timers14: timers@40002000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40002000 0x400>; clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM14)>; @@ -521,8 +517,6 @@ }; timers10: timers@40014400 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014400 0x400>; clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM10)>; @@ -536,8 +530,6 @@ }; timers11: timers@40014800 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-timers"; reg = <0x40014800 0x400>; clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM11)>; diff --git a/arch/arm/boot/dts/stm32h743.dtsi b/arch/arm/boot/dts/stm32h743.dtsi index 637beffe5067..729ff6264776 100644 --- a/arch/arm/boot/dts/stm32h743.dtsi +++ b/arch/arm/boot/dts/stm32h743.dtsi @@ -422,8 +422,6 @@ }; lptimer4: timer@58002c00 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-lptimer"; reg = <0x58002c00 0x400>; clocks = <&rcc LPTIM4_CK>; @@ -438,8 +436,6 @@ }; lptimer5: timer@58003000 { - #address-cells = <1>; - #size-cells = <0>; compatible = "st,stm32-lptimer"; reg = <0x58003000 0x400>; clocks = <&rcc LPTIM5_CK>; -- 2.30.2