Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp4042637pxv; Mon, 26 Jul 2021 19:35:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy/aeW2TcL9kNZjwcA7ENtboF5LQznCBaYIVymaWOMHyfLdR4cjMkc4WjaVKU/9r9qw+WF6 X-Received: by 2002:a92:d303:: with SMTP id x3mr16176209ila.212.1627353341393; Mon, 26 Jul 2021 19:35:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1627353341; cv=none; d=google.com; s=arc-20160816; b=c4VruLbcK/spxFIrQjyvVqZ77w+Lyk//lzpd1GES9gWkCc7NrIDdDV08GatC+XjGKE cFVLIlzQ4QP71bwY4kQXwR+ZZDR7XeGKtxLZi2qJjHa6LFMrDD0HXpFAcqTRt+5ph3BT UgJaELOcvAeADyHfsrNcUfk66fVjDiSL2r7WdsFpDdn0QuJiT3JJRoeJ0l9xcsVlzQyn Y+r7nhsXB5E9yIyEtlM60lfewfOIa3bTobx+kcHM14SqdWU2R4Kn++m2FpMEC8xfxnFV WGmqTNWrsYBgYde7kWtuh/xhcRIzeIv94HJeG/9NQGC34/1BGP8nX52CWyFJl4iGiYdQ 5a8Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=c18zn7pJClXqoyXtmUsPnGjfGsiBoJuR8TLEhzhAGcY=; b=Avgu5DL88xvQY3enMPeM5rbh89kIWWxWLJNOrCse2SLZ0G+axyWvAVcqdrr/NtmslT kGN23qcb1jfwqCzzqlgZexAzdLdoEJF4odw/ucv5LKQeBp6W6o8Em9UN1VPmV9DvuQsQ BsVB5VK+PloskGr8uPTGzx45Xv1VZ9iHH6vm9JIp8osYhG/M3TulnEQHz8hNqwnlikS6 9xWwr1l8M4LlA4kbQb2DKxQXDZeMpQd2XEwX6HCASti24Zvcydb0D/p1oKtYBetlEYy3 PgFNtkR6+r6WjsGZUOOKLRgUo8wy1ojVzqj90g/D7HWHIPVhkrlA7TnYX8fivXbJPwjf erSA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y14si1893301iot.9.2021.07.26.19.35.29; Mon, 26 Jul 2021 19:35:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234606AbhG0Bwt (ORCPT + 99 others); Mon, 26 Jul 2021 21:52:49 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:51712 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S234623AbhG0Bws (ORCPT ); Mon, 26 Jul 2021 21:52:48 -0400 X-UUID: 7c39e8c0d8b743c788e2896cabf98e73-20210727 X-UUID: 7c39e8c0d8b743c788e2896cabf98e73-20210727 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1620099905; Tue, 27 Jul 2021 10:33:12 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 27 Jul 2021 10:33:10 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 27 Jul 2021 10:33:10 +0800 From: Chun-Jie Chen To: Matthias Brugger , Rob Herring , Nicolas Boichat CC: , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [v6 2/2] arm64: dts: mediatek: Correct UART0 bus clock of MT8192 Date: Tue, 27 Jul 2021 10:32:05 +0800 Message-ID: <20210727023205.20319-3-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210727023205.20319-1-chun-jie.chen@mediatek.com> References: <20210727023205.20319-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org infra_uart0 clock is the real one what uart0 uses as bus clock. Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index c7c7d4e017ae..9810f1d441da 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -327,7 +327,7 @@ "mediatek,mt6577-uart"; reg = <0 0x11002000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, <&clk26m>; + clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>; clock-names = "baud", "bus"; status = "disabled"; }; -- 2.18.0