Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp4565993pxv; Tue, 27 Jul 2021 10:21:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyDUnxUB22x159z9Yob0kysl7QMkZ7Ljkui/y5L+rHbRt9WGBGWoDR1K6HKeWhsSUgDkb/Q X-Received: by 2002:a17:906:cc57:: with SMTP id mm23mr16520364ejb.12.1627406475229; Tue, 27 Jul 2021 10:21:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1627406475; cv=none; d=google.com; s=arc-20160816; b=0a6NHEAtobhDQWKFY2ythVfDCzTKIDMYSALE+NrRCkhbshSHynCTCk1I7pZPxlQCrZ y9xwcPcwHzad2I0P8Z9OCbR/JurY0w6mRy0TD0pP3CMBmj6wre1QAnkFtC0o0lznUXAU UTm1JuOxReQ5NcAG96ONvQatCizREXScfEq0SFznOt2z0lAiLCht4YTMLb73AYqycRQg fUGhhtlIH3cby8ALkHJa8/xTPO55IH0ADQWveiI0wIWuZhFV0wkuKqWdTA/vaxj4HBC5 /fceBqYNeHUPzUzQt4q4FAoNKP1SKpRCx/HX2hiGpdifhm5Xrudh1iZ0nWLrtU92EefO IEdw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject:dkim-signature; bh=EMKWXZtE5RzPWua1cq/oXCQ10pVyhkDWH2JkBv8IzRE=; b=eoi5qzUX6jWPFyz1M9vwvmk7KgmhDcZsQ6LvFY02UpFlOzB1H/C5ET7wuff4xWrrPR ZUaIi3lA2XcgfN5HGyVLpHCAMgGlpS+hdVdcfMZpzYo3r2lIDovzj81GNoTa6zO5tFPZ XywZKpTWg+ANsDEMkdKnNHhwTmIHVPbOknBp7EOLaT3o0bvMbgHW03U78ULFCV/nUBo+ +9uxVj2N76vC2EZ+xoGlIcFTTUsuEA8zClrlJNyB9QCZh+1wPi/XNVWs/3iZtq5rqItO 9A2uCR/xBMSnBOYd27CKY9mGBuwuKmUyQiPNGtlTflq5hGSrTmtj1+deHQ3joxTa5An3 ON/A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=WDylNfEo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id si7si3322554ejb.102.2021.07.27.10.20.52; Tue, 27 Jul 2021 10:21:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=WDylNfEo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230106AbhG0RTH (ORCPT + 99 others); Tue, 27 Jul 2021 13:19:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59682 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229837AbhG0RTF (ORCPT ); Tue, 27 Jul 2021 13:19:05 -0400 Received: from mail-lj1-x234.google.com (mail-lj1-x234.google.com [IPv6:2a00:1450:4864:20::234]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 11653C0613CF for ; Tue, 27 Jul 2021 10:19:04 -0700 (PDT) Received: by mail-lj1-x234.google.com with SMTP id m9so16849689ljp.7 for ; Tue, 27 Jul 2021 10:19:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=subject:to:cc:references:from:message-id:date:user-agent :mime-version:in-reply-to:content-language:content-transfer-encoding; bh=EMKWXZtE5RzPWua1cq/oXCQ10pVyhkDWH2JkBv8IzRE=; b=WDylNfEoqUnBJgtw5pd2YnP89bIdjwjaAHabyeAKLlcxUC35meTxrsF9izCvbb5Icw 7VPug7fz6lRT5Q2DPJRTS4rqbbAd/whmzeu0r6ho8LHAUHjN5m8DO1EmORbCTQXGF7cf vJoeBKx1gi63AHPmkm4/4TwsArRZ5NP6TtQLpH4HTM2nxgN6MOBj/VIqFSBug1sCGK69 zxl0NuvTI+g0EOt9VSIMVje0CxHI570XIeqt/nouCUSF9X+oHkTUykWu6GbiijAEJQoL 2s84nezCRx+bjmt6OAcKVdryjdZvni4JTVQ7+X+QpfppmCLiO1TFEt9n/ImLAjydxX8u wz8g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=EMKWXZtE5RzPWua1cq/oXCQ10pVyhkDWH2JkBv8IzRE=; b=gNSy9mdve7sZMg/qb0YreM5fDRJBu/4zu6Gu3ukQTGSlczvFgWyshJu6c9Baz69wj+ HYvHHEWsbUGBy/slGzgtwdLeNBASMHpf3wJ2WvTH/nHakUCrODZ08VBpIMXo+6VtCsEE Mvhkcat9bzkRVkhntILqWDGSVba0trpPXGRdUnTdEDbB12MzCBqsxyuNfIcIhI73rNSm /DLcGBCKtReLUb1FY2USUNrYCxfYOivbyZPTnkPU8sayUdmhP6UwYRZZXrosHtgl+MRw DDYXe4oGCVJaidiqkcnWfT5gJsaS+Y1rIL1gQ8YAIoZBlHhn4y5ZjqAfv6kiAfsF31AR YSYw== X-Gm-Message-State: AOAM5305oaqRFQnuVfpHMfrAMbmVIshasxA+BSao7VI/btPziAWzdKws rDdcF3/GQ0ehVg1UfoekQHEgQYWUa3/AYg== X-Received: by 2002:a05:651c:10a2:: with SMTP id k2mr16075335ljn.89.1627406342156; Tue, 27 Jul 2021 10:19:02 -0700 (PDT) Received: from [192.168.1.211] ([37.153.55.125]) by smtp.gmail.com with ESMTPSA id g1sm373727lfb.300.2021.07.27.10.19.01 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Tue, 27 Jul 2021 10:19:01 -0700 (PDT) Subject: Re: [PATCH] clk: qcom: dispcc-sm8250: Add additional parent clocks for DP To: Bjorn Andersson , Andy Gross , Michael Turquette , Stephen Boyd , Jonathan Marek Cc: linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org References: <20210721224610.3035258-1-bjorn.andersson@linaro.org> From: Dmitry Baryshkov Message-ID: <963af972-5061-5375-aee3-34c0571975d8@linaro.org> Date: Tue, 27 Jul 2021 20:19:01 +0300 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.12.0 MIME-Version: 1.0 In-Reply-To: <20210721224610.3035258-1-bjorn.andersson@linaro.org> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-GB Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 22/07/2021 01:46, Bjorn Andersson wrote: > The clock controller has two additional clock source pairs, in order to > support more than a single DisplayPort PHY. List these, so it's possible > to describe them all. > > Also drop the unnecessary freq_tbl for the link clock sources, to allow > these parents to be used. > > Signed-off-by: Bjorn Andersson Reviewed-by: Dmitry Baryshkov > --- > drivers/clk/qcom/dispcc-sm8250.c | 22 ++++++++++++---------- > 1 file changed, 12 insertions(+), 10 deletions(-) > > diff --git a/drivers/clk/qcom/dispcc-sm8250.c b/drivers/clk/qcom/dispcc-sm8250.c > index 601c7c0ba483..bf9ffe1a1cf4 100644 > --- a/drivers/clk/qcom/dispcc-sm8250.c > +++ b/drivers/clk/qcom/dispcc-sm8250.c > @@ -26,6 +26,10 @@ enum { > P_DISP_CC_PLL1_OUT_MAIN, > P_DP_PHY_PLL_LINK_CLK, > P_DP_PHY_PLL_VCO_DIV_CLK, > + P_DPTX1_PHY_PLL_LINK_CLK, > + P_DPTX1_PHY_PLL_VCO_DIV_CLK, > + P_DPTX2_PHY_PLL_LINK_CLK, > + P_DPTX2_PHY_PLL_VCO_DIV_CLK, > P_EDP_PHY_PLL_LINK_CLK, > P_EDP_PHY_PLL_VCO_DIV_CLK, > P_DSI0_PHY_PLL_OUT_BYTECLK, > @@ -98,12 +102,20 @@ static const struct parent_map disp_cc_parent_map_0[] = { > { P_BI_TCXO, 0 }, > { P_DP_PHY_PLL_LINK_CLK, 1 }, > { P_DP_PHY_PLL_VCO_DIV_CLK, 2 }, > + { P_DPTX1_PHY_PLL_LINK_CLK, 3 }, > + { P_DPTX1_PHY_PLL_VCO_DIV_CLK, 4 }, > + { P_DPTX2_PHY_PLL_LINK_CLK, 5 }, > + { P_DPTX2_PHY_PLL_VCO_DIV_CLK, 6 }, > }; > > static const struct clk_parent_data disp_cc_parent_data_0[] = { > { .fw_name = "bi_tcxo" }, > { .fw_name = "dp_phy_pll_link_clk" }, > { .fw_name = "dp_phy_pll_vco_div_clk" }, > + { .fw_name = "dptx1_phy_pll_link_clk" }, > + { .fw_name = "dptx1_phy_pll_vco_div_clk" }, > + { .fw_name = "dptx2_phy_pll_link_clk" }, > + { .fw_name = "dptx2_phy_pll_vco_div_clk" }, > }; > > static const struct parent_map disp_cc_parent_map_1[] = { > @@ -269,20 +281,11 @@ static struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = { > }, > }; > > -static const struct freq_tbl ftbl_disp_cc_mdss_dp_link1_clk_src[] = { > - F(162000000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0), > - F(270000000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0), > - F(540000000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0), > - F(810000000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0), > - { } > -}; > - > static struct clk_rcg2 disp_cc_mdss_dp_link1_clk_src = { > .cmd_rcgr = 0x220c, > .mnd_width = 0, > .hid_width = 5, > .parent_map = disp_cc_parent_map_0, > - .freq_tbl = ftbl_disp_cc_mdss_dp_link1_clk_src, > .clkr.hw.init = &(struct clk_init_data){ > .name = "disp_cc_mdss_dp_link1_clk_src", > .parent_data = disp_cc_parent_data_0, > @@ -296,7 +299,6 @@ static struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = { > .mnd_width = 0, > .hid_width = 5, > .parent_map = disp_cc_parent_map_0, > - .freq_tbl = ftbl_disp_cc_mdss_dp_link1_clk_src, > .clkr.hw.init = &(struct clk_init_data){ > .name = "disp_cc_mdss_dp_link_clk_src", > .parent_data = disp_cc_parent_data_0, > -- With best wishes Dmitry