Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp7019723pxv; Fri, 30 Jul 2021 08:09:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy00nQMTTZnzsBlAeF7XMUIb9gCF8WvMfXL2mNAZiR+KMqoMad7AikoMTPyNBZynSYhbKMa X-Received: by 2002:a05:6000:184c:: with SMTP id c12mr3598187wri.52.1627657782234; Fri, 30 Jul 2021 08:09:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1627657782; cv=none; d=google.com; s=arc-20160816; b=XTFLOf2nhHvpyYSVeyz2RlVk9282rlGMY2u7HQ0J9jjANEAv4XinI7cPFLHfnHMS/5 r44bhCgryQk/Ih0FE0oSqkAdPjlINOXJtm2NAejv6g+WC5S/bg0i4STt36JqG1dG/24C AOE7Buy8UZvfpipt90+tuSvU3B5rn1bVyeby0c0NB++8o5S5ZUwWXtdSn/44CXQ18rLr uBwycXnwf5sKsODvJcXt4KoTnAwQ7FOTQVBx+/V4KkUvdseGeMOYkdpiAazXC5R2L2s6 SQvaozCimdwCHRGQcX+7A9vfP/GcyebiqOzVdO7fVhlpkn/bpaMelCctab9cTBgN7D8m llBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=FpwjCitqMfDsTcpgTcnZFDpZr7YvLawURXD/ssnuL2A=; b=z+lsico4vvChqgCHo6qjFs60kvXYr/rH8JXm7W6cLg/FZ3N2Mt60s9rIc9cumejQGH pFUvXH8R1r1n60D56ELUYRFFM9hL4cljDQ3t1BLdnqloE8gWOO4v4/N1wb3At3l+Q4Wq VcNAIHfaCygnPrOXFeVKKQuMOQUyu0nzBJHK2NSrzJV54wZOa8aCVH0i2o0rVW7xWAtM mPp0UvMFL/F0sLqnsNIMnxTuMsuJwGqtuJuFFGNlR3a9rVMVlVQpx+A92Soahf4CaFZh e85omRKnftCOocHLAgvTE6ZGzbDpZQ+oKag9dkL4L9aVS2mZThFq9eYN78klMWuV6iHE xy2Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f17si1850258ejz.260.2021.07.30.08.09.19; Fri, 30 Jul 2021 08:09:42 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239717AbhG3PHH (ORCPT + 99 others); Fri, 30 Jul 2021 11:07:07 -0400 Received: from mga05.intel.com ([192.55.52.43]:52620 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239620AbhG3PGY (ORCPT ); Fri, 30 Jul 2021 11:06:24 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10061"; a="298699136" X-IronPort-AV: E=Sophos;i="5.84,282,1620716400"; d="scan'208";a="298699136" Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by fmsmga105.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 30 Jul 2021 08:06:07 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.84,282,1620716400"; d="scan'208";a="508154957" Received: from chang-linux-3.sc.intel.com ([172.25.66.175]) by FMSMGA003.fm.intel.com with ESMTP; 30 Jul 2021 08:06:06 -0700 From: "Chang S. Bae" To: bp@suse.de, luto@kernel.org, tglx@linutronix.de, mingo@kernel.org, x86@kernel.org Cc: len.brown@intel.com, dave.hansen@intel.com, thiago.macieira@intel.com, jing2.liu@intel.com, ravi.v.shankar@intel.com, linux-kernel@vger.kernel.org, chang.seok.bae@intel.com Subject: [PATCH v9 18/26] x86/cpufeatures/amx: Enumerate Advanced Matrix Extension (AMX) feature bits Date: Fri, 30 Jul 2021 07:59:49 -0700 Message-Id: <20210730145957.7927-19-chang.seok.bae@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210730145957.7927-1-chang.seok.bae@intel.com> References: <20210730145957.7927-1-chang.seok.bae@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Intel's Advanced Matrix Extension (AMX) is a new 64-bit extended feature consisting of two-dimensional registers and an accelerator unit. The first implementation of the latter is the tile matrix multiply unit (TMUL). TMUL performs SIMD dot-products on four bytes (INT8) or two bfloat16 floating-point (BF16) elements. Here enumerate this hardware capability to be shown as 'amx_tile', 'amx_bf16', and 'amx_int8' in /proc/cpuinfo. Signed-off-by: Chang S. Bae Reviewed-by: Len Brown Cc: x86@kernel.org Cc: linux-kernel@vger.kernel.org --- Changes from v4: * Massaged the changelog a bit. --- arch/x86/include/asm/cpufeatures.h | 3 +++ arch/x86/kernel/cpu/cpuid-deps.c | 3 +++ 2 files changed, 6 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 37150b7a8e44..9e9763ec7713 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -386,7 +386,10 @@ #define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ +#define X86_FEATURE_AMX_BF16 (18*32+22) /* AMX BF16 Support */ #define X86_FEATURE_AVX512_FP16 (18*32+23) /* AVX512 FP16 */ +#define X86_FEATURE_AMX_TILE (18*32+24) /* AMX tile Support */ +#define X86_FEATURE_AMX_INT8 (18*32+25) /* AMX INT8 Support */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ #define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index 7f891d2eb52e..9a520ab259ac 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -76,6 +76,9 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_SGX1, X86_FEATURE_SGX }, { X86_FEATURE_SGX2, X86_FEATURE_SGX1 }, { X86_FEATURE_XFD, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_TILE, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_INT8, X86_FEATURE_AMX_TILE }, + { X86_FEATURE_AMX_BF16, X86_FEATURE_AMX_TILE }, {} }; -- 2.17.1