Received: by 2002:a05:6a10:c604:0:0:0:0 with SMTP id y4csp755928pxt; Fri, 6 Aug 2021 12:59:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxARnGmTJwuQfJ1vOAor2+b2mzIa6/dOO3KWX+AkNCRPlG0nGj1tuvm00He2BuwnVnVeo/o X-Received: by 2002:a17:906:a890:: with SMTP id ha16mr11755624ejb.73.1628279960614; Fri, 06 Aug 2021 12:59:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1628279960; cv=none; d=google.com; s=arc-20160816; b=CyS76V4ogLfpT8vZ7dvJlbthK8wT+BwPdrGP4zwm71kfhQCkVuYKhOMMF3ss2Ksa/Q SVP9rLRtCdW8KT4Jt836AS4IZL6LpSS+H9hFGLsryjKguEQs4cv+9bwp35IdEcArMxJa BG8f2zYilbnk4QKcIzKUme5S/fXyQXQ2F2gp2A9QE2AjJ/AD0Wb8+w/yi4Qc8rcrofAT TZu8TM9HnPjCyAao6U5AR/PTk2V+Vh93v4CbdzEfk5EJWbTDX/XfUOQDvIeq3id5F8hr 1Ye1/2QgI7Tb5tp3OPgEJRlQTq/+K9OLVdOrpFL07yzZ9mZUosqIo211hW0XNkIkU+jl bG9g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=v98+prYFqs2QOnR4KbICBYicAHyeDs8Bvrp8PmDUQ8A=; b=HanPMyT+KnAcnSVb2N8iZbO8hfzulVpAywuYxY3oWpZJrbo1bqVqb00nbZ0ZrigYcr bHFpVsMQbmbrZHW2Z78mcoD2Y4KN1Ke+pAu1X9OS6aVthEcH19nkG4rIUZv2rOQDM8pJ AYiB7EmHyn/QeblVmVhA9rvzsFjWFJO7dTWtQE6M6HdhpIgmHSkinMEMCME3ERgM3PLJ Yci3oMakFBHPDmb3xsqN3c0nwAbrMsu2VEYaOSOdPOrOdsbUkAWWOOLHXNs0hIuHambZ OrC52SubarwXgCcbCsQGKESCB3Ui+yzJ7vNaQcXABIXiqGxHkw7iT1YLoVtosznKDVHH S6Bw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bq1si9449015edb.286.2021.08.06.12.58.57; Fri, 06 Aug 2021 12:59:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1344172AbhHFNjN (ORCPT + 99 others); Fri, 6 Aug 2021 09:39:13 -0400 Received: from mga18.intel.com ([134.134.136.126]:16714 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1344218AbhHFNjD (ORCPT ); Fri, 6 Aug 2021 09:39:03 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10068"; a="201553549" X-IronPort-AV: E=Sophos;i="5.84,300,1620716400"; d="scan'208";a="201553549" Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 Aug 2021 06:38:45 -0700 X-IronPort-AV: E=Sophos;i="5.84,300,1620716400"; d="scan'208";a="523463432" Received: from vmm_a4_icx.sh.intel.com (HELO localhost.localdomain) ([10.239.53.245]) by fmsmga002-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 Aug 2021 06:38:39 -0700 From: Zhu Lingshan To: peterz@infradead.org, pbonzini@redhat.com Cc: bp@alien8.de, seanjc@google.com, vkuznets@redhat.com, wanpengli@tencent.com, jmattson@google.com, joro@8bytes.org, kan.liang@linux.intel.com, ak@linux.intel.com, wei.w.wang@intel.com, eranian@google.com, liuxiangdong5@huawei.com, linux-kernel@vger.kernel.org, x86@kernel.org, kvm@vger.kernel.org, like.xu.linux@gmail.com, boris.ostrvsky@oracle.com, Like Xu , Yao Yuan , Venkatesh Srinivas , Zhu Lingshan Subject: [PATCH V10 05/18] KVM: x86/pmu: Set MSR_IA32_MISC_ENABLE_EMON bit when vPMU is enabled Date: Fri, 6 Aug 2021 21:37:49 +0800 Message-Id: <20210806133802.3528-6-lingshan.zhu@intel.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210806133802.3528-1-lingshan.zhu@intel.com> References: <20210806133802.3528-1-lingshan.zhu@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Like Xu On Intel platforms, the software can use the IA32_MISC_ENABLE[7] bit to detect whether the processor supports performance monitoring facility. It depends on the PMU is enabled for the guest, and a software write operation to this available bit will be ignored. The proposal to ignore the toggle in KVM is the way to go and that behavior matches bare metal. Cc: Yao Yuan Signed-off-by: Like Xu Reviewed-by: Venkatesh Srinivas Signed-off-by: Zhu Lingshan Acked-by: Peter Zijlstra (Intel) --- arch/x86/kvm/vmx/pmu_intel.c | 1 + arch/x86/kvm/x86.c | 1 + 2 files changed, 2 insertions(+) diff --git a/arch/x86/kvm/vmx/pmu_intel.c b/arch/x86/kvm/vmx/pmu_intel.c index 9efc1a6b8693..d9dbebe03cae 100644 --- a/arch/x86/kvm/vmx/pmu_intel.c +++ b/arch/x86/kvm/vmx/pmu_intel.c @@ -488,6 +488,7 @@ static void intel_pmu_refresh(struct kvm_vcpu *vcpu) if (!pmu->version) return; + vcpu->arch.ia32_misc_enable_msr |= MSR_IA32_MISC_ENABLE_EMON; perf_get_x86_pmu_capability(&x86_pmu); pmu->nr_arch_gp_counters = min_t(int, eax.split.num_counters, diff --git a/arch/x86/kvm/x86.c b/arch/x86/kvm/x86.c index efd11702465c..f6b6984e26ef 100644 --- a/arch/x86/kvm/x86.c +++ b/arch/x86/kvm/x86.c @@ -3321,6 +3321,7 @@ int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info) } break; case MSR_IA32_MISC_ENABLE: + data &= ~MSR_IA32_MISC_ENABLE_EMON; if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) && ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) { if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3)) -- 2.27.0