Received: by 2002:a05:6a10:c604:0:0:0:0 with SMTP id y4csp368922pxt; Wed, 11 Aug 2021 23:53:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzfX2NiLokwjazsQS7sdWqucUfa9U7o1TFxjEf9VN1+YLg56fzGoXOtpcO4M54j7Xyuxork X-Received: by 2002:a05:6638:240d:: with SMTP id z13mr2564186jat.8.1628751231806; Wed, 11 Aug 2021 23:53:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1628751231; cv=none; d=google.com; s=arc-20160816; b=cw5MTLxYBKQk7YgAgKAp4c6ADlHErEtnswof5/Lt5DPDMKeSEpA11V731Cl5t6D7gV 1OsC2wpBXDavDtcqwIStEMF0H/2iHb9WnB9UCBEXITcSKivfgWOKffT0Fk64q1jDbC1b q6Tt5D4KRnyWqf+uIGMQD7r8jJ+nBYJzU1ERHtLmk3+fDL6SrUpujKImNyOZjkBan1jv +3Qj9nyIe6l78rngo9fekG65kCTHJKiQIf8p6VqS36cTHWLDiPZGgsFda4aN7Be3HdMI HfFNuJwP41LPddoGYBg60Mpd+1W1vFyHREyBpaAS7CURl4SzvcxInhbQDccgFlfZ07KR PssA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=AdSDRXkannLfQW9+0wIXjK1QxuAWsJpVgDG3Y9dksOM=; b=07I713OirOHX0ZDgWtK93vorhVV/S4tFiwGpn4pIqVHAN+3fPXhrI3y0+QKTV40eiI tt06OPUjH+0hn9mFTBtMjoEi/oQzCzFJFT19MCtGJf0ZVtEUCBAand/G7Hk9ak09nHKf I96VAZokepEBoWMkiT7kZBTSoOkg2HOYQyCIvMwfGydr+22xI65pom7o+B+RSshixICd fHKh5bmwEQw+h+b6pRJ71Bna+a5qVVeue2nGf4C1xYwieO59wFbAJ71fgkgkodb6US6B qmXTOC02Yv4/LtxN0zIBL1pHtumtvTeQosjerjyGvpXHRNDmzozx3dB2ickp0VCuecle jjwA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MK0bUkHz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l14si2066447ilf.100.2021.08.11.23.53.23; Wed, 11 Aug 2021 23:53:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MK0bUkHz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234528AbhHLGLq (ORCPT + 99 others); Thu, 12 Aug 2021 02:11:46 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46276 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234513AbhHLGLp (ORCPT ); Thu, 12 Aug 2021 02:11:45 -0400 Received: from mail-pj1-x1035.google.com (mail-pj1-x1035.google.com [IPv6:2607:f8b0:4864:20::1035]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CA32EC061798 for ; Wed, 11 Aug 2021 23:11:20 -0700 (PDT) Received: by mail-pj1-x1035.google.com with SMTP id t7-20020a17090a5d87b029017807007f23so13518295pji.5 for ; Wed, 11 Aug 2021 23:11:20 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=AdSDRXkannLfQW9+0wIXjK1QxuAWsJpVgDG3Y9dksOM=; b=MK0bUkHzlsqpZuBMSSMJyyUbqrQ3sIb7BgT/1F31Lb+2rQ7jyhtv8dB9eglRZM9plF t7LeA4VvdOQeFNqLn5oEfwqn9WJviyjvbcL6NvYlXdIs1HMncjx9zUDaEz42Zh+VRLjG G8G9B72uAblpN96sIUTKFn5o/gwieY2J3PCHpxXhBfvsmRHqn+/Njti+X4s0KqEmtVZg nI36EupIAzhJlgubCjNpYUU7anx2j33fGFGCyTSlupqzTDAy2RZH2/UtBOm2LTHuiw+N YB7Dhank+IkcoyerLoq8Hv40pTBaeGsZuWFOb/9dFB3TSXIac8spPxa1zLRrGyffioYo dPYA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=AdSDRXkannLfQW9+0wIXjK1QxuAWsJpVgDG3Y9dksOM=; b=s3GbZYaa/Ad3AXF7/4GQzqicATGIu1NFzDB9hf/uP1HnZANxJ8luGlZ5QZRkuWAau8 qfmgj54voxjGkNufO7BoxZWTDoEaGf37hmh87HOke7PQEEil0DLpS+GKTdRS5A+5TPwT zKX9ASEwzNK7eRTszwHYjjHqjt+hIk/MaoIyXQ70fXTwW0DBuMOUPkaoXEEDI0Pg4QBz WNGlgCuGG/dB0sWAg3G8tmt6liI4l6ZQ/2sYdFfDvSCE7oGCb3nDLp9b/u3y3UsMKWG4 lVfeqCrjJ57KohdwXOnrNyWgvUd6rZBs14jrQa1GHSQMzt446wov3Jr5VB4RKW/vdVFp kj4w== X-Gm-Message-State: AOAM533yyClEK86YqdFLNm6Wrh+2JS1gWUiBcHD2F5Se2UYsWfEN/c6L rzsAYJPBqvmZPuq4KRStt3Ee X-Received: by 2002:a65:68d1:: with SMTP id k17mr2463057pgt.285.1628748680227; Wed, 11 Aug 2021 23:11:20 -0700 (PDT) Received: from thinkpad ([2409:4072:99a:700c:52f1:f031:1fc2:c301]) by smtp.gmail.com with ESMTPSA id t1sm1941053pgr.65.2021.08.11.23.11.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 11 Aug 2021 23:11:19 -0700 (PDT) Date: Thu, 12 Aug 2021 11:41:10 +0530 From: Manivannan Sadhasivam To: Prasad Malisetty Cc: agross@kernel.org, bjorn.andersson@linaro.org, bhelgaas@google.com, robh+dt@kernel.org, swboyd@chromium.org, lorenzo.pieralisi@arm.com, svarbanov@mm-sol.com, devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-usb@vger.kernel.org, linux-kernel@vger.kernel.org, dianders@chromium.org, mka@chromium.org, vbadigan@codeaurora.org, sallenki@codeaurora.org Subject: Re: [PATCH v5 4/4] PCI: qcom: Switch pcie_1_pipe_clk_src after PHY init in SC7280 Message-ID: <20210812061110.GB72145@thinkpad> References: <1628568516-24155-1-git-send-email-pmaliset@codeaurora.org> <1628568516-24155-5-git-send-email-pmaliset@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1628568516-24155-5-git-send-email-pmaliset@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Aug 10, 2021 at 09:38:36AM +0530, Prasad Malisetty wrote: > On the SC7280, By default the clock source for pcie_1_pipe is > TCXO for gdsc enable. But after the PHY is initialized, the clock > source must be switched to gcc_pcie_1_pipe_clk from TCXO. > > Signed-off-by: Prasad Malisetty > --- > drivers/pci/controller/dwc/pcie-qcom.c | 18 ++++++++++++++++++ > 1 file changed, 18 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pcie-qcom.c b/drivers/pci/controller/dwc/pcie-qcom.c > index 8a7a300..39e3b21 100644 > --- a/drivers/pci/controller/dwc/pcie-qcom.c > +++ b/drivers/pci/controller/dwc/pcie-qcom.c > @@ -166,6 +166,8 @@ struct qcom_pcie_resources_2_7_0 { > struct regulator_bulk_data supplies[2]; > struct reset_control *pci_reset; > struct clk *pipe_clk; > + struct clk *gcc_pcie_1_pipe_clk_src; > + struct clk *phy_pipe_clk; > }; > > union qcom_pcie_resources { > @@ -1167,6 +1169,16 @@ static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie) > if (ret < 0) > return ret; > > + if (of_device_is_compatible(dev->of_node, "qcom,pcie-sc7280")) { > + res->gcc_pcie_1_pipe_clk_src = devm_clk_get(dev, "pipe_mux"); > + if (IS_ERR(res->gcc_pcie_1_pipe_clk_src)) > + return PTR_ERR(res->gcc_pcie_1_pipe_clk_src); > + > + res->phy_pipe_clk = devm_clk_get(dev, "phy_pipe"); > + if (IS_ERR(res->phy_pipe_clk)) > + return PTR_ERR(res->phy_pipe_clk); > + } > + > res->pipe_clk = devm_clk_get(dev, "pipe"); > return PTR_ERR_OR_ZERO(res->pipe_clk); > } > @@ -1255,6 +1267,12 @@ static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie) > static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie) > { > struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0; > + struct dw_pcie *pci = pcie->pci; > + struct device *dev = pci->dev; > + struct device_node *node = dev->of_node; > + > + if (of_property_read_bool(node, "pipe-clk-source-switch")) Wondering why you didn't use the compatible here as well. This will break if the property exist but the clocks are not. Thanks, Mani > + clk_set_parent(res->gcc_pcie_1_pipe_clk_src, res->phy_pipe_clk); > > return clk_prepare_enable(res->pipe_clk); > } > -- > The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, > a Linux Foundation Collaborative Project >