Received: by 2002:a05:6a10:c604:0:0:0:0 with SMTP id y4csp400770pxt; Thu, 12 Aug 2021 00:46:46 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyuf+0E3EIuRyC6357ppGb2tQ6byBfFPd8rVHG2EHStr4/HcTc5OV+GyPPIY+Vz7lF6IuBe X-Received: by 2002:a17:906:4890:: with SMTP id v16mr2357659ejq.42.1628754405922; Thu, 12 Aug 2021 00:46:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1628754405; cv=none; d=google.com; s=arc-20160816; b=jwPiePBDoJt19S1UZEhoYp3n/nw31pMr3tyAGDf0LpreK+3jdPxWpb7SLoA84kVA6G oR02o6haEGa7B/HJFTFNj+TTyClC6kX4DzKDSNK3IPlqimcJDJJKgZAQCCqgCzdLXjQt Ri+w2t9pKLTUdsNPNaCSjsH7f8D5zOuKtNN95/6cwdokB3up4f4shBW1faledfoZsOO/ 6LV9ARiv5u8AGd5D+dDdzEQPDrlhAU4ZiEVgTfEplztddq9SIPg03cIaQLz5xGEL1jns 3crlbgr57MpHRhEF1GW7Fqc5PwKTtIKFPsahgSPEuOX0D/RVedKka1JFf4M9CB3YOhut +Txw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=opD1UlYWnE4ZIiJfFfUr3hiwSm8+G18/6ADLltXFXSA=; b=KOfWxqPc89N8VqDXhvfdfAEM5WLXlzdopVmumVq3FcPdFMLWXmCq+HqKtjtsCV9JUT Hs4DZxwCd9rHqTqPsZ+d91H+zsLr4zZeLD8h3Hhw/MpJByJ1ofggQ9AvyC+MBiQ6J7SQ xwXOCH/DhxtChiUaoRlDRkEQu4SP4itMzgwRGuRfycxNDfiaz2GAy/flBe8hpcXbJM53 56q7TlnqOJkI0f3L21jXkZ4dL6Vi7Qql/3MLxJITROvI6fHcrIv1nq85A5h0YVqHSHXx 0R8AB+jdQqIgOuiAdq2H5lcHk9bFwbpAedttBf9hOk8x6Gk1IHAhl9aAa7U7kS0162+4 olTg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id aq22si1871757ejc.398.2021.08.12.00.46.23; Thu, 12 Aug 2021 00:46:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234869AbhHLHnQ (ORCPT + 99 others); Thu, 12 Aug 2021 03:43:16 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:34292 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234862AbhHLHnO (ORCPT ); Thu, 12 Aug 2021 03:43:14 -0400 Received: from ironmsg09-lv.qualcomm.com ([10.47.202.153]) by alexa-out.qualcomm.com with ESMTP; 12 Aug 2021 00:42:50 -0700 X-QCInternal: smtphost Received: from ironmsg01-blr.qualcomm.com ([10.86.208.130]) by ironmsg09-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 12 Aug 2021 00:42:48 -0700 X-QCInternal: smtphost Received: from rajpat-linux.qualcomm.com ([10.206.21.0]) by ironmsg01-blr.qualcomm.com with ESMTP; 12 Aug 2021 13:12:19 +0530 Received: by rajpat-linux.qualcomm.com (Postfix, from userid 2344945) id 8DABA21507; Thu, 12 Aug 2021 13:12:18 +0530 (IST) From: Rajesh Patil To: Andy Gross , Bjorn Andersson , Rob Herring Cc: swboyd@chromium.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, rnayak@codeaurora.org, saiprakash.ranjan@codeaurora.org, msavaliy@qti.qualcomm.com, skakit@codeaurora.org, Roja Rani Yarubandi , Rajesh Patil Subject: [PATCH V5 4/7] arm64: dts: sc7280: Update QUPv3 UART5 DT node Date: Thu, 12 Aug 2021 13:11:15 +0530 Message-Id: <1628754078-29779-5-git-send-email-rajpat@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1628754078-29779-1-git-send-email-rajpat@codeaurora.org> References: <1628754078-29779-1-git-send-email-rajpat@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Roja Rani Yarubandi Update the compatible string as "qcom,geni-uart". Add interconnects and power-domains. Split the pinctrl functions and correct the gpio pins. Signed-off-by: Roja Rani Yarubandi Signed-off-by: Rajesh Patil --- arch/arm64/boot/dts/qcom/sc7280.dtsi | 30 +++++++++++++++++++++++++----- 1 file changed, 25 insertions(+), 5 deletions(-) diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index e461395..2dc7e8c 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -861,13 +861,18 @@ }; uart5: serial@994000 { - compatible = "qcom,geni-debug-uart"; + compatible = "qcom,geni-uart"; reg = <0 0x00994000 0 0x4000>; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; pinctrl-names = "default"; - pinctrl-0 = <&qup_uart5_default>; + pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>; interrupts = ; + power-domains = <&rpmhpd SC7280_CX>; + operating-points-v2 = <&qup_opp_table>; + interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, + <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; + interconnect-names = "qup-core", "qup-config"; status = "disabled"; }; @@ -2255,9 +2260,24 @@ function = "qup04"; }; - qup_uart5_default: qup-uart5-default { - pins = "gpio46", "gpio47"; - function = "qup13"; + qup_uart5_cts: qup-uart5-cts { + pins = "gpio20"; + function = "qup05"; + }; + + qup_uart5_rts: qup-uart5-rts { + pins = "gpio21"; + function = "qup05"; + }; + + qup_uart5_tx: qup-uart5-tx { + pins = "gpio22"; + function = "qup05"; + }; + + qup_uart5_rx: qup-uart5-rx { + pins = "gpio23"; + function = "qup05"; }; qup_uart6_cts: qup-uart6-cts { -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation