Received: by 2002:a05:6a10:c604:0:0:0:0 with SMTP id y4csp442622pxt; Thu, 12 Aug 2021 02:02:19 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw4s3Ul57QhssjK/5ZmSr/4tKZfNTbF7AliIVmCEjynSDYOOFDiaFICsPh1BWgpvsajxfLp X-Received: by 2002:a05:6602:2a4b:: with SMTP id k11mr2248623iov.58.1628758939435; Thu, 12 Aug 2021 02:02:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1628758939; cv=none; d=google.com; s=arc-20160816; b=VIvUOPwQkO/2fG+zjrbF3h3zisBXx7N9ve4VVeb1CNugIV6QleFeHcUo+1XZ9hqRju BaYXWhcAfOEi+djCsd9WQLBIX0WjwUVaRHca7BMHGNAv7nXGam+4MEoTKXmgvaX7ASPK B7JtPVia0WrqiuIv4ww//am205tS22GNZN70Vtbwx4GrQMEn84FLc1DK7WEckXAx/mF/ O2o7RoZAPQRV4lP0HLEKMT3dbFaFB9s3ICWB+9hCAtwfhD8mP/0uVATWkHCOdLcTu+ex ZDAtqvzVgMWSUovyu+oTfE4HJRJVijn6sQqijWtSFERRVnqmGb4sWrn9jw/1ET86vH/V hIKw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=9GnLTd5inMSu+WofehovopfIrRfNJIH4vpf2ESCjYzk=; b=mobZhobhplTyGpTAcrpbVJxN7kJZyMKAX0QeWZB/117Z9fHy6HmKk5Hxc9M4/vRnse +NB8Jl223hKOKYkM8AjMLUyOHTjg/tEyj4a8PnU6MOHq9GOXkzk9XLeln5Ic948RgLEH couLqaABcz6D90gfbl7NvV2nRURqjnTaEXpJD6jCfoBxqf5CwgSHNwHm0ohnRZr9X269 ro5qqMAKR6KG43QbnOihdyg/W6paAP/H+LU/hHlY1tJEb4MRnlmxG6TgTRFnB+cQOl4a N76O0krqfmyeKCiJsI7gDhhZSU9ncH9qwTWAKftL48XuMwSZrdjjjy5t2NNEZPtgH/PK M0Hg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d3si2269597ilq.47.2021.08.12.02.02.07; Thu, 12 Aug 2021 02:02:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235683AbhHLJBV (ORCPT + 99 others); Thu, 12 Aug 2021 05:01:21 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:59856 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S235577AbhHLJA5 (ORCPT ); Thu, 12 Aug 2021 05:00:57 -0400 X-UUID: c8b14e9f0d6c457ba17493273c6f2265-20210812 X-UUID: c8b14e9f0d6c457ba17493273c6f2265-20210812 Received: from mtkmbs10n2.mediatek.inc [(172.21.101.183)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 489903549; Thu, 12 Aug 2021 17:00:22 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs02n1.mediatek.inc (172.21.101.77) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 12 Aug 2021 17:00:20 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Thu, 12 Aug 2021 17:00:21 +0800 From: Dawei Chien To: Georgi Djakov , Rob Herring , Matthias Brugger , Stephen Boyd , Ryan Case CC: Mark Rutland , Nicolas Boichat , , , , , , Fan Chen , Arvin Wang , James Liao , Dawei Chien , Henry Chen Subject: [V11,PATCH 01/19] dt-bindings: soc: Add dvfsrc driver bindings Date: Thu, 12 Aug 2021 16:58:28 +0800 Message-ID: <20210812085846.2628-2-dawei.chien@mediatek.com> X-Mailer: git-send-email 2.14.1 In-Reply-To: <20210812085846.2628-1-dawei.chien@mediatek.com> References: <20210812085846.2628-1-dawei.chien@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Henry Chen Document the binding for enabling dvfsrc on MediaTek SoC. Signed-off-by: Henry Chen Reviewed-by: Rob Herring --- .../devicetree/bindings/soc/mediatek/dvfsrc.yaml | 67 ++++++++++++++++++++++ include/dt-bindings/interconnect/mtk,mt8183-emi.h | 21 +++++++ 2 files changed, 88 insertions(+) create mode 100644 Documentation/devicetree/bindings/soc/mediatek/dvfsrc.yaml create mode 100644 include/dt-bindings/interconnect/mtk,mt8183-emi.h diff --git a/Documentation/devicetree/bindings/soc/mediatek/dvfsrc.yaml b/Documentation/devicetree/bindings/soc/mediatek/dvfsrc.yaml new file mode 100644 index 000000000000..f2b67b99921b --- /dev/null +++ b/Documentation/devicetree/bindings/soc/mediatek/dvfsrc.yaml @@ -0,0 +1,67 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/soc/mediatek/dvfsrc.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: MediaTek dynamic voltage and frequency scaling resource collector (DVFSRC) + +description: | + The Dynamic Voltage and Frequency Scaling Resource Collector (DVFSRC) is a + HW module which is used to collect all the requests from both software and + hardware and turn into the decision of minimum operating voltage and minimum + DRAM frequency to fulfill those requests. + +maintainers: + - henryc.chen + +properties: + reg: + maxItems: 1 + description: DVFSRC common register address and length. + + compatible: + enum: + - mediatek,mt6873-dvfsrc + - mediatek,mt8183-dvfsrc + - mediatek,mt8192-dvfsrc + + '#interconnect-cells': + const: 1 + + dvfsrc-vcore: + type: object + description: + The DVFSRC regulator is modelled as a subdevice of the DVFSRC. + Because DVFSRC can request power directly via register read/write, likes + vcore which is a core power of mt8183. As such, the DVFSRC regulator + requires that DVFSRC nodes be present. + $ref: /schemas/regulator/regulator.yaml# + +required: + - compatible + - reg + - "#interconnect-cells" + +additionalProperties: false + +examples: + - | + #include + + soc { + #address-cells = <2>; + #size-cells = <2>; + + dvfsrc@10012000 { + compatible = "mediatek,mt8183-dvfsrc"; + reg = <0 0x10012000 0 0x1000>; + #interconnect-cells = <1>; + dvfsrc_vcore: dvfsrc-vcore { + regulator-name = "dvfsrc-vcore"; + regulator-min-microvolt = <725000>; + regulator-max-microvolt = <800000>; + regulator-always-on; + }; + }; + }; diff --git a/include/dt-bindings/interconnect/mtk,mt8183-emi.h b/include/dt-bindings/interconnect/mtk,mt8183-emi.h new file mode 100644 index 000000000000..dfd143f87885 --- /dev/null +++ b/include/dt-bindings/interconnect/mtk,mt8183-emi.h @@ -0,0 +1,21 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Copyright (c) 2021 MediaTek Inc. + */ + +#ifndef __DT_BINDINGS_INTERCONNECT_MTK_MT8183_EMI_H +#define __DT_BINDINGS_INTERCONNECT_MTK_MT8183_EMI_H + +#define MT8183_SLAVE_DDR_EMI 0 +#define MT8183_MASTER_MCUSYS 1 +#define MT8183_MASTER_GPU 2 +#define MT8183_MASTER_MMSYS 3 +#define MT8183_MASTER_MM_VPU 4 +#define MT8183_MASTER_MM_DISP 5 +#define MT8183_MASTER_MM_VDEC 6 +#define MT8183_MASTER_MM_VENC 7 +#define MT8183_MASTER_MM_CAM 8 +#define MT8183_MASTER_MM_IMG 9 +#define MT8183_MASTER_MM_MDP 10 + +#endif -- 2.14.1