Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp329458pxb; Wed, 18 Aug 2021 03:30:03 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwYTKaKDzGLVenmXhVwmeRzl8gVEK+1rUuoSr69+qhOrVd5uWoyASCNAS2daJej/0U7Cvb6 X-Received: by 2002:a02:a317:: with SMTP id q23mr3525793jai.83.1629282603031; Wed, 18 Aug 2021 03:30:03 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629282603; cv=none; d=google.com; s=arc-20160816; b=BotalBoUBz5mmppweum6DmF+dx047R3w6rSnKHx2SaohR1u6EWqPd2ciFDFZyRkb0f 32qnkeqObZVUYqsaHlPBuj8FRbeW8JWQp+3sWFnT/J3UAYhEyCZ7plwZL0fyu6inhI50 qhoFeRECzyLDwq9qS0A8M8SDPvTo7EwuP+uqo/3F/zTLfVVRg1KbRw7p7RIFinsbMWCm nZbKf8gwvKja3Ey9dxUjL27pdQZwpK9Ks/SewDtxXrjCPvmL3SEP1zDTcbFsHmG1z6eo ZLYkYwD1ncFDAPpQWJKbtsmDs4KpbwukqFYpot3GjRHFnNeC4+hB6qvOgCKjNWFjLtY3 zwgA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=c55ooA4/Bgt4pVnNhzWs7YjYpLyNpVoZTvt6zjYflME=; b=ddO+pYvfgzFHIaNnrps+myh3uTPehkebdQ4e2YD+SgNM2qH+j+L8gkxW9eUz2L5TE5 nmB00tJnasYzadmSsHNXc6etk+SdAXhipki4avE3y3wih+xrBSyD2Vt7ySU/mYKrMro2 4CFgHlocNkkSfUI2pdTglSKB1yUoFX38QChigagzE0M5+ccnoW1N8E2WOwIpkzN1XX2X /nU0PhkBMeXEEpQ8S3BytQQjeWREjEqx7IqrtRfShDj7C04HMGjUaW3vskNKmpiwuL1C hVQCznh9ycnuUpduGCvhzD9DD6DVQ4j85TYt78SBIsJ2tcRZAEymeFj+NmsQ+0srUmEz ppHw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p17si5294494jak.93.2021.08.18.03.29.51; Wed, 18 Aug 2021 03:30:03 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234586AbhHRK2X (ORCPT + 99 others); Wed, 18 Aug 2021 06:28:23 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:15421 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234085AbhHRK2R (ORCPT ); Wed, 18 Aug 2021 06:28:17 -0400 Received: from ironmsg09-lv.qualcomm.com ([10.47.202.153]) by alexa-out.qualcomm.com with ESMTP; 18 Aug 2021 03:27:43 -0700 X-QCInternal: smtphost Received: from ironmsg01-blr.qualcomm.com ([10.86.208.130]) by ironmsg09-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 18 Aug 2021 03:27:41 -0700 X-QCInternal: smtphost Received: from mkrishn-linux.qualcomm.com ([10.204.66.35]) by ironmsg01-blr.qualcomm.com with ESMTP; 18 Aug 2021 15:57:09 +0530 Received: by mkrishn-linux.qualcomm.com (Postfix, from userid 438394) id 655E021FCF; Wed, 18 Aug 2021 15:57:07 +0530 (IST) From: Krishna Manikandan To: linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Krishna Manikandan , kalyan_t@codeaurora.org, sbillaka@codeaurora.org, abhinavk@codeaurora.org, robdclark@gmail.com, swboyd@chromium.org, bjorn.andersson@linaro.org, khsieh@codeaurora.org, rajeevny@codeaurora.org, freedreno@lists.freedesktop.org, dri-devel@lists.freedesktop.org, robh+dt@kernel.org Subject: [PATCH v1 2/4] arm64: dts: qcom: sc7280: add display dt nodes Date: Wed, 18 Aug 2021 15:57:02 +0530 Message-Id: <1629282424-4070-2-git-send-email-mkrishn@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1629282424-4070-1-git-send-email-mkrishn@codeaurora.org> References: <1629282424-4070-1-git-send-email-mkrishn@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add mdss and mdp DT nodes for sc7280. Signed-off-by: Krishna Manikandan --- arch/arm64/boot/dts/qcom/sc7280.dtsi | 85 ++++++++++++++++++++++++++++++++++++ 1 file changed, 85 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index 53a21d0..fd7ff1c 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -5,6 +5,7 @@ * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. */ +#include #include #include #include @@ -1424,6 +1425,90 @@ #power-domain-cells = <1>; }; + mdss: mdss@ae00000 { + compatible = "qcom,sc7280-mdss"; + reg = <0 0x0ae00000 0 0x1000>; + reg-names = "mdss"; + + power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>; + + clocks = <&gcc GCC_DISP_AHB_CLK>, + <&dispcc DISP_CC_MDSS_AHB_CLK>, + <&dispcc DISP_CC_MDSS_MDP_CLK>; + clock-names = "iface", "ahb", "core"; + + assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>; + assigned-clock-rates = <300000000>; + + interrupts = ; + interrupt-controller; + #interrupt-cells = <1>; + + interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; + interconnect-names = "mdp0-mem"; + + iommus = <&apps_smmu 0x900 0x402>; + + #address-cells = <2>; + #size-cells = <2>; + ranges; + + status = "disabled"; + + mdp: mdp@ae01000 { + compatible = "qcom,sc7280-dpu"; + reg = <0 0x0ae01000 0 0x8f030>, + <0 0x0aeb0000 0 0x2008>; + reg-names = "mdp", "vbif"; + + clocks = <&gcc GCC_DISP_HF_AXI_CLK>, + <&gcc GCC_DISP_SF_AXI_CLK>, + <&dispcc DISP_CC_MDSS_AHB_CLK>, + <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, + <&dispcc DISP_CC_MDSS_MDP_CLK>, + <&dispcc DISP_CC_MDSS_VSYNC_CLK>; + clock-names = "bus", "nrt_bus", "iface", "lut", "core", + "vsync"; + assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>, + <&dispcc DISP_CC_MDSS_VSYNC_CLK>, + <&dispcc DISP_CC_MDSS_AHB_CLK>; + assigned-clock-rates = <300000000>, + <19200000>, + <19200000>; + operating-points-v2 = <&mdp_opp_table>; + power-domains = <&rpmhpd SC7280_CX>; + + interrupt-parent = <&mdss>; + interrupts = <0>; + + status = "disabled"; + + mdp_opp_table: mdp-opp-table { + compatible = "operating-points-v2"; + + opp-200000000 { + opp-hz = /bits/ 64 <200000000>; + required-opps = <&rpmhpd_opp_low_svs>; + }; + + opp-300000000 { + opp-hz = /bits/ 64 <300000000>; + required-opps = <&rpmhpd_opp_svs>; + }; + + opp-380000000 { + opp-hz = /bits/ 64 <380000000>; + required-opps = <&rpmhpd_opp_svs_l1>; + }; + + opp-506666667 { + opp-hz = /bits/ 64 <506666667>; + required-opps = <&rpmhpd_opp_nom>; + }; + }; + }; + }; + pdc: interrupt-controller@b220000 { compatible = "qcom,sc7280-pdc", "qcom,pdc"; reg = <0 0x0b220000 0 0x30000>; -- 2.7.4