Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp422384pxb; Thu, 19 Aug 2021 02:49:56 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz8ujwUGcLYjrkVZ87GH+lUUxJ0s0I0d2EpzwMoHrO9llRtIjGdZbF7P2UYN7zEl6o6aX8b X-Received: by 2002:a05:6e02:20c3:: with SMTP id 3mr4350733ilq.139.1629366596269; Thu, 19 Aug 2021 02:49:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629366596; cv=none; d=google.com; s=arc-20160816; b=fYoj9pfGy/Z/PDLBIC1zAN1bBycgjUs94ZxdQBvGP7e0qqwhPkyUiOxf713HbDxWKt odsryq68u2sRuZwc7zRISdjrY/ba2q0WYRyakLL6OFz2z/q3irns5kxhxeo8FtDTDIMb S2gqb/jPEU6T8Cb0A/7MD3hREpxnfMPt7Ghtfe3xsnqIXCD9mYH1ODsvZ8HhCj47JSXQ igHwU4H2JtKGnjhkadQBukybZvtBsxDjWRMtTd2VeTwH02A3Slzy5lnAJRoqOjplVNlp lz278jgu8NDNKhhi8B9E1NcAoVNJK5jiHFu/k/BMjZOs7F/cFFzRPrWhbSdqZd0/olE0 4Unw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:cc:to:subject:from:date; bh=ko5QdVxyqi0DSdrCvCtxLLZ9XEUcwFOjlyY5msIDkXU=; b=EDi0Qz7HxmfZuXz1kHTdtdibx2Qoz4vxw/JXDg/+ssm008H/APUL68Yz6BoNGGKovy auxUo8XTQgWu5YL+6KSvnkYPVRBsB5ByCZr86t/BGvzT8JUupeBgJQM2MPfjGlGOx4Z2 ZEt0uE8atHEc43f7bQyd5u191TTss82tQf0atd6/nsnpwjhjV8wwmvbkKMzTrSaQhBqV otHZTT8yccXv6w4ok24ofuTkCRWWjRemq4K8hwrWlajdWryWiZP8XEf/yeFEYDA/Lm0S dyJ69Te8RJUmDsXyOv7olhnz79cT867eAT3ON/6aZJBxNt0b8aeMIBquWkPfeonpWvaB Koaw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=crapouillou.net Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j15si3100358ile.95.2021.08.19.02.49.44; Thu, 19 Aug 2021 02:49:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=crapouillou.net Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237892AbhHSJtI convert rfc822-to-8bit (ORCPT + 99 others); Thu, 19 Aug 2021 05:49:08 -0400 Received: from aposti.net ([89.234.176.197]:43072 "EHLO aposti.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237739AbhHSJtC (ORCPT ); Thu, 19 Aug 2021 05:49:02 -0400 Date: Thu, 19 Aug 2021 11:48:11 +0200 From: Paul Cercueil Subject: Re: [PATCH v7 09/11] dt-bindings: clock: Add X2000 clock bindings. To: =?UTF-8?b?5ZGo55Cw5p2w?= Cc: sboyd@kernel.org, mturquette@baylibre.com, robh+dt@kernel.org, linux-clk@vger.kernel.org, linux-mips@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, dongsheng.qiu@ingenic.com, aric.pzqi@ingenic.com, rick.tyliu@ingenic.com, sihui.liu@ingenic.com, jun.jiang@ingenic.com, sernia.zhou@foxmail.com Message-Id: In-Reply-To: <1627119286-125821-10-git-send-email-zhouyanjie@wanyeetech.com> References: <1627119286-125821-1-git-send-email-zhouyanjie@wanyeetech.com> <1627119286-125821-10-git-send-email-zhouyanjie@wanyeetech.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8BIT Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Zhou, Le sam., juil. 24 2021 at 17:34:44 +0800, 周琰杰 (Zhou Yanjie) a écrit : > Add the clock bindings for the X2000 SoC from Ingenic. > > Signed-off-by: 周琰杰 (Zhou Yanjie) Acked-by: Paul Cercueil Cheers, -Paul > --- > > Notes: > v5: > New patch. > > v5->v6: > No change. > > v6->v7: > Change to dual license. > > include/dt-bindings/clock/x2000-cgu.h | 89 > +++++++++++++++++++++++++++++++++++ > 1 file changed, 89 insertions(+) > create mode 100644 include/dt-bindings/clock/x2000-cgu.h > > diff --git a/include/dt-bindings/clock/x2000-cgu.h > b/include/dt-bindings/clock/x2000-cgu.h > new file mode 100644 > index 00000000..6d6faa2 > --- /dev/null > +++ b/include/dt-bindings/clock/x2000-cgu.h > @@ -0,0 +1,89 @@ > +/* SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause */ > +/* > + * This header provides clock numbers for the ingenic,x2000-cgu DT > binding. > + * > + * They are roughly ordered as: > + * - external clocks > + * - PLLs > + * - muxes/dividers in the order they appear in the x2000 > programmers manual > + * - gates in order of their bit in the CLKGR* registers > + */ > + > +#ifndef __DT_BINDINGS_CLOCK_X2000_CGU_H__ > +#define __DT_BINDINGS_CLOCK_X2000_CGU_H__ > + > +#define X2000_CLK_EXCLK 0 > +#define X2000_CLK_RTCLK 1 > +#define X2000_CLK_APLL 2 > +#define X2000_CLK_MPLL 3 > +#define X2000_CLK_EPLL 4 > +#define X2000_CLK_OTGPHY 5 > +#define X2000_CLK_SCLKA 6 > +#define X2000_CLK_I2S0 7 > +#define X2000_CLK_I2S1 8 > +#define X2000_CLK_I2S2 9 > +#define X2000_CLK_I2S3 10 > +#define X2000_CLK_CPUMUX 11 > +#define X2000_CLK_CPU 12 > +#define X2000_CLK_L2CACHE 13 > +#define X2000_CLK_AHB0 14 > +#define X2000_CLK_AHB2PMUX 15 > +#define X2000_CLK_AHB2 16 > +#define X2000_CLK_PCLK 17 > +#define X2000_CLK_DDR 18 > +#define X2000_CLK_ISP 19 > +#define X2000_CLK_MACPTP 20 > +#define X2000_CLK_MACPHY 21 > +#define X2000_CLK_MAC0TX 22 > +#define X2000_CLK_MAC1TX 23 > +#define X2000_CLK_RSA 24 > +#define X2000_CLK_SSIPLL 25 > +#define X2000_CLK_LCD 26 > +#define X2000_CLK_MSC_EXCLK 27 > +#define X2000_CLK_MSC0 28 > +#define X2000_CLK_MSC1 29 > +#define X2000_CLK_MSC2 30 > +#define X2000_CLK_PWM 31 > +#define X2000_CLK_SFC 32 > +#define X2000_CLK_CIM 33 > +#define X2000_CLK_DMIC_EXCLK 34 > +#define X2000_CLK_DMIC 35 > +#define X2000_CLK_EXCLK_DIV512 36 > +#define X2000_CLK_RTC 37 > +#define X2000_CLK_EMC 38 > +#define X2000_CLK_EFUSE 39 > +#define X2000_CLK_OTG 40 > +#define X2000_CLK_SCC 41 > +#define X2000_CLK_I2C0 42 > +#define X2000_CLK_I2C1 43 > +#define X2000_CLK_I2C2 44 > +#define X2000_CLK_I2C3 45 > +#define X2000_CLK_SADC 46 > +#define X2000_CLK_UART0 47 > +#define X2000_CLK_UART1 48 > +#define X2000_CLK_UART2 49 > +#define X2000_CLK_DTRNG 50 > +#define X2000_CLK_TCU 51 > +#define X2000_CLK_SSI0 52 > +#define X2000_CLK_OST 53 > +#define X2000_CLK_PDMA 54 > +#define X2000_CLK_SSI1 55 > +#define X2000_CLK_I2C4 56 > +#define X2000_CLK_I2C5 57 > +#define X2000_CLK_ISP0 58 > +#define X2000_CLK_ISP1 59 > +#define X2000_CLK_HASH 60 > +#define X2000_CLK_UART3 61 > +#define X2000_CLK_UART4 62 > +#define X2000_CLK_UART5 63 > +#define X2000_CLK_UART6 64 > +#define X2000_CLK_UART7 65 > +#define X2000_CLK_UART8 66 > +#define X2000_CLK_UART9 67 > +#define X2000_CLK_MAC0 68 > +#define X2000_CLK_MAC1 69 > +#define X2000_CLK_INTC 70 > +#define X2000_CLK_CSI 71 > +#define X2000_CLK_DSI 72 > + > +#endif /* __DT_BINDINGS_CLOCK_X2000_CGU_H__ */ > -- > 2.7.4 >