Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1376171pxb; Fri, 20 Aug 2021 04:20:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwJciqJeKMPZ9V5Q/PiCk7NeFtX6ORuX1YGpOF/bIe/qFFvXJjA0bGyMxKZ+jSLZ/IYqLfp X-Received: by 2002:a6b:f40a:: with SMTP id i10mr15695034iog.139.1629458417721; Fri, 20 Aug 2021 04:20:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629458417; cv=none; d=google.com; s=arc-20160816; b=Jb75UlvTLZcFLP5O/d+pF2bv6xvjueo2FdXvs5TJHRY6avF8dLNMIqjxJhgWGvsK1J cQ45Wpap3kjzLJF9r7VE8rHHlU21s387+Bld9+3cHhpWMvzDOKjIbsr3QszD7VP/umiK ZYz5FSex9faXFH58T4AJr061fvzTrzfBSDyusdoH6aORNXFjo16BcsHgkKSvT7DhZ/dE CxMp6FU7rUU5AjhcF4+7Do0uSHR03XzrVoxHqulE14MM9Ct//isHSjC6kOAykK0KbTzf d9pZZKaU9dAwuRYlkSmOKZNFHZVZbC156IDjdgurNgaODSP3PKsuIqMv1fLdz19Wxyh4 8rrA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=gaWV4oLg+tvWoCIXUugIuXoFACp0vgz91Z8347jLtXs=; b=BDkzq51erY0bx+tSDMTSmuoeoLN+J5kegEkxtYbNz/66n6t9995nCWKpMa15QR5CVm PoeZ3snACOHSwPoV4KdQJIL8gmNNPoAlUG5nesTV61MCMdkg//VgjtuqL2QWl70jw9hE l/3BAktVX8t/B9UE7iUHiCwNJn375RJcfuFF4rR2cWcet1odOThSMhE6rMJ3VDmmvCcj P9pJzcTAukNMFvBSmlJrow93pQs9hg70KPYPC2bix5sNRu3oG9abSdwLZU4Wn6Op4VvV 0SQ2IPpE+84qvvbe6+v8tHjWTTugV0VtN/mhJ+DFutQfsQ3FRurE9kRiokK6zAVEMudR HzAw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a3si6131366ilq.96.2021.08.20.04.20.06; Fri, 20 Aug 2021 04:20:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240351AbhHTLSY (ORCPT + 99 others); Fri, 20 Aug 2021 07:18:24 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:40652 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S240076AbhHTLSN (ORCPT ); Fri, 20 Aug 2021 07:18:13 -0400 X-UUID: f569defec0e0447d890bf7b5b634d081-20210820 X-UUID: f569defec0e0447d890bf7b5b634d081-20210820 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1937399271; Fri, 20 Aug 2021 19:17:31 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Fri, 20 Aug 2021 19:17:30 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Fri, 20 Aug 2021 19:17:30 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Chun-Jie Chen Subject: [v2 14/24] clk: mediatek: Add MT8195 mfgcfg clock support Date: Fri, 20 Aug 2021 19:14:54 +0800 Message-ID: <20210820111504.350-15-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210820111504.350-1-chun-jie.chen@mediatek.com> References: <20210820111504.350-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8195 mfg clock controller which provides clock gate control for Main Frame Graphic. Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/Makefile | 2 +- drivers/clk/mediatek/clk-mt8195-mfg.c | 47 +++++++++++++++++++++++++++ 2 files changed, 48 insertions(+), 1 deletion(-) create mode 100644 drivers/clk/mediatek/clk-mt8195-mfg.c diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 84d315a6b3e4..042db433245a 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -81,6 +81,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_SCP_ADSP) += clk-mt8192-scp_adsp.o obj-$(CONFIG_COMMON_CLK_MT8192_VDECSYS) += clk-mt8192-vdec.o obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o obj-$(CONFIG_COMMON_CLK_MT8195) += clk-mt8195-apmixedsys.o clk-mt8195-topckgen.o clk-mt8195-peri_ao.o clk-mt8195-infra_ao.o clk-mt8195-cam.o \ - clk-mt8195-ccu.o clk-mt8195-img.o clk-mt8195-ipe.o + clk-mt8195-ccu.o clk-mt8195-img.o clk-mt8195-ipe.o clk-mt8195-mfg.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8195-mfg.c b/drivers/clk/mediatek/clk-mt8195-mfg.c new file mode 100644 index 000000000000..0a81fe1fe50e --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8195-mfg.c @@ -0,0 +1,47 @@ +// SPDX-License-Identifier: (GPL-2.0 OR MIT) +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include "clk-gate.h" +#include "clk-mtk.h" + +#include +#include +#include + +static const struct mtk_gate_regs mfg_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_MFG(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &mfg_cg_regs, _shift, &mtk_clk_gate_ops_setclr) + +static const struct mtk_gate mfg_clks[] = { + GATE_MFG(CLK_MFG_BG3D, "mfg_bg3d", "top_mfg_core_tmp", 0), +}; + +static const struct mtk_clk_desc mfg_desc = { + .clks = mfg_clks, + .num_clks = ARRAY_SIZE(mfg_clks), +}; + +static const struct of_device_id of_match_clk_mt8195_mfg[] = { + { + .compatible = "mediatek,mt8195-mfgcfg", + .data = &mfg_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8195_mfg_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8195-mfg", + .of_match_table = of_match_clk_mt8195_mfg, + }, +}; +builtin_platform_driver(clk_mt8195_mfg_drv); -- 2.18.0