Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1691962pxb; Fri, 20 Aug 2021 11:27:55 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxMr8/4wMg6xd0nEgTxOQRiqHcvrWX0y8p77ObCEwpmLjMVsMdofcukizwQhm/ZOYIFx/LZ X-Received: by 2002:a05:6638:4101:: with SMTP id ay1mr17288168jab.109.1629484075569; Fri, 20 Aug 2021 11:27:55 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629484075; cv=none; d=google.com; s=arc-20160816; b=0MBa6QRr65ve7+VvTY6TLpK42cDrQiBMgSN9grprVtgT7wKOQl+vUblCp0SrGac5LI 5YXH/X59GdwT5PZ5oqR4xdedzYuBZWdKPU5zzdpFlLKuzt3lEe1sZqwVnLar6kTUCw+z lTghPrjz6Gu4l5n1BGl4QLpjvRblmdOyLu3viayGLGtXgGliW0TZBqgbnX1SJ/WWJVGX GJawHnh06KJyIkNvkV3HW1Lt7P227/IcwCfKR06g0VF1/6NrnrjiTwljpFkiJ5MUqT4A 912JlzdAdjM4oFxKwyS0avQR1NIJv74xRlA97CEgc48vMDP1k5NAfIvjWcME4MH3MQOU HIMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=bOvJE3NTNDBk2QZ2zw9J8HfBWJTqFJB50htbhUi4SnM=; b=BOK+BwvzWu/hve7aSkLBmjX0Az70xv2fPffRAoTl1q/OJ9rB/frtbfNQB97GrjxOpO qS58aNT9CjFOEQAaNAhjVDjKz7QhKXMCqMKwgkCjHGT5SuUh/+Ej9/CjeyYjoL/Bet0W oAMvWuVVscQI54Rn3+4NExryL3m0kquRms8WAJjnXuvfGMUQ4xlmvAj5W33d/4q2Soee aOUV3Ub/aWP0DAbag6uNLFUH/P3uU3aTncWTIw6q3XpyUUZx6EuhTA5HpO8y6d52ghJb pof7WMul5qPaoxwLZpP+n+39v8C5pSqgY2lPCiTRokCrzfbyZYtC9BZoTre5AOBCHqHv yRpQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d12si7909492ilg.105.2021.08.20.11.27.42; Fri, 20 Aug 2021 11:27:55 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237613AbhHTS0Y (ORCPT + 99 others); Fri, 20 Aug 2021 14:26:24 -0400 Received: from mga18.intel.com ([134.134.136.126]:48116 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236212AbhHTSYI (ORCPT ); Fri, 20 Aug 2021 14:24:08 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10082"; a="203964942" X-IronPort-AV: E=Sophos;i="5.84,338,1620716400"; d="scan'208";a="203964942" Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 20 Aug 2021 11:23:08 -0700 X-IronPort-AV: E=Sophos;i="5.84,338,1620716400"; d="scan'208";a="523799156" Received: from yyu32-desk.sc.intel.com ([143.183.136.146]) by fmsmga003-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 20 Aug 2021 11:23:07 -0700 From: Yu-cheng Yu To: x86@kernel.org, "H. Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H.J. Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , "Ravi V. Shankar" , Dave Martin , Weijiang Yang , Pengfei Xu , Haitao Huang , Rick P Edgecombe Cc: Yu-cheng Yu Subject: [PATCH v29 02/10] x86/cet/ibt: Add user-mode Indirect Branch Tracking support Date: Fri, 20 Aug 2021 11:22:37 -0700 Message-Id: <20210820182245.1188-3-yu-cheng.yu@intel.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20210820182245.1188-1-yu-cheng.yu@intel.com> References: <20210820182245.1188-1-yu-cheng.yu@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Introduce user-mode Indirect Branch Tracking (IBT) support. Add routines for the setup/disable of IBT. Signed-off-by: Yu-cheng Yu Cc: Kees Cook --- v28: - When IBT feature is not present, make ibt_setup() return success, since this is a setup function. v27: - Change struct thread_shstk: ibt_enabled to ibt. - Create a helper for set/clear bits of MSR_IA32_U_CET. --- arch/x86/include/asm/cet.h | 9 ++++++ arch/x86/kernel/Makefile | 1 + arch/x86/kernel/ibt.c | 58 ++++++++++++++++++++++++++++++++++++++ 3 files changed, 68 insertions(+) create mode 100644 arch/x86/kernel/ibt.c diff --git a/arch/x86/include/asm/cet.h b/arch/x86/include/asm/cet.h index c76a85fbd59f..3dfca29a7c0b 100644 --- a/arch/x86/include/asm/cet.h +++ b/arch/x86/include/asm/cet.h @@ -14,6 +14,7 @@ struct thread_shstk { u64 base; u64 size; u64 locked:1; + u64 ibt:1; }; #ifdef CONFIG_X86_SHADOW_STACK @@ -42,6 +43,14 @@ static inline int setup_signal_shadow_stack(int ia32, void __user *restorer) { r static inline int restore_signal_shadow_stack(void) { return 0; } #endif +#ifdef CONFIG_X86_IBT +int ibt_setup(void); +void ibt_disable(void); +#else +static inline int ibt_setup(void) { return 0; } +static inline void ibt_disable(void) {} +#endif + #ifdef CONFIG_X86_SHADOW_STACK int prctl_cet(int option, u64 arg2); #else diff --git a/arch/x86/kernel/Makefile b/arch/x86/kernel/Makefile index 39e826b5cabd..cce07a920fec 100644 --- a/arch/x86/kernel/Makefile +++ b/arch/x86/kernel/Makefile @@ -152,6 +152,7 @@ obj-$(CONFIG_UNWINDER_GUESS) += unwind_guess.o obj-$(CONFIG_AMD_MEM_ENCRYPT) += sev.o obj-$(CONFIG_X86_SHADOW_STACK) += shstk.o obj-$(CONFIG_X86_SHADOW_STACK) += shstk.o cet_prctl.o +obj-$(CONFIG_X86_IBT) += ibt.o ### # 64 bit specific files ifeq ($(CONFIG_X86_64),y) diff --git a/arch/x86/kernel/ibt.c b/arch/x86/kernel/ibt.c new file mode 100644 index 000000000000..4ab7af33b274 --- /dev/null +++ b/arch/x86/kernel/ibt.c @@ -0,0 +1,58 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * ibt.c - Intel Indirect Branch Tracking support + * + * Copyright (c) 2021, Intel Corporation. + * Yu-cheng Yu + */ + +#include +#include +#include +#include +#include +#include + +static int ibt_set_clear_msr_bits(u64 set, u64 clear) +{ + u64 msr; + int r; + + fpregs_lock(); + + if (test_thread_flag(TIF_NEED_FPU_LOAD)) + fpregs_restore_userregs(); + + r = rdmsrl_safe(MSR_IA32_U_CET, &msr); + if (!r) { + msr = (msr & ~clear) | set; + r = wrmsrl_safe(MSR_IA32_U_CET, msr); + } + + fpregs_unlock(); + + return r; +} + +int ibt_setup(void) +{ + int r; + + if (!cpu_feature_enabled(X86_FEATURE_IBT)) + return 0; + + r = ibt_set_clear_msr_bits(CET_ENDBR_EN | CET_NO_TRACK_EN, 0); + if (!r) + current->thread.shstk.ibt = 1; + + return r; +} + +void ibt_disable(void) +{ + if (!current->thread.shstk.ibt) + return; + + ibt_set_clear_msr_bits(0, CET_ENDBR_EN); + current->thread.shstk.ibt = 0; +} -- 2.21.0