Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1524208pxb; Sun, 22 Aug 2021 20:32:22 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwh1QfLVxrrblksiWm3xFoFGnQdRpYimZ5PhTFHccNNVQJKB7fD0TwF9oC+y0vaeuuWKk3O X-Received: by 2002:a17:906:c317:: with SMTP id s23mr6207936ejz.83.1629689542229; Sun, 22 Aug 2021 20:32:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629689542; cv=none; d=google.com; s=arc-20160816; b=eP0VwFftijCxDJ6y5ahlktGlJvN0mUZPJlbAsezNQ/dsj9dKcNMtC5vr2B9d9jPXXb AmwW2vZpZD4hT84PrO/I7DfNgL06bSVzWmmqft6sNh0KZ45qoGzR2//E82pyQJJsoTl9 IQVJkwU5OmzY325vkAYDAqXWHYm8RfuQzIKfcWGMuJD9NVs+KrQycwVmP9V6uUU6mAiO zEvAkW0nJhSwiwLzRYyJyC5G+GPaPmxXjNlhs4gmMMAEv1RM6Ry3kMFtruRJlRcnBanf oDVNEiucjGoLTf2QYg4moWDeRyWRcj/uVOqtRkSqcgwKvfboW6HqB3yyBLY8/idrQqVw w/qg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=qxx7DOyJTQqTwb4Go4Mj1ivTIW+zX9c+nRN4Rv4uHzA=; b=FYpCic77sLpPOmFwusscNhnj4MKAfgNzq0vImwYsTLjzs94+WXk3iKKKjXBTahxKI4 vNFwrbp8BqK1tH7G4EF/x6EDXicWnYs6n/6YpxXwID6VTYi1TqVdIQVOTF8fkLtb5hfd 5s0fPPcipLuIW/xj1HgkAGqME6/VzpouLsT+HH/9fBsXS7m8yJVBH1AavHgFW4LzSXlI Aap94jiZU0EgABsV/ufOBV5H5MyJpWbVeOtgYqpXM06QQu9Qdx96F5BuGl4tf2jA1IHR Y+a6OHBeM/nMiGX9gGFtIhwGP58S3onMXAtrS4sniKPq0UDuqRP/8WCIqiv+Wz5OMGqd aGkg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n18si11083078eja.453.2021.08.22.20.31.59; Sun, 22 Aug 2021 20:32:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233471AbhHWDaU (ORCPT + 99 others); Sun, 22 Aug 2021 23:30:20 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:51328 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S233550AbhHWDaP (ORCPT ); Sun, 22 Aug 2021 23:30:15 -0400 X-UUID: f85d6f69b0ce49a7bebf0393f013a560-20210823 X-UUID: f85d6f69b0ce49a7bebf0393f013a560-20210823 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 221262932; Mon, 23 Aug 2021 11:29:32 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs02n2.mediatek.inc (172.21.101.101) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 23 Aug 2021 11:29:30 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkcas07.mediatek.inc (172.21.101.84) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 23 Aug 2021 11:29:30 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 23 Aug 2021 11:29:29 +0800 From: Chuanjia Liu To: , , , CC: , , , , , , , , Subject: [PATCH v12 6/6] ARM: dts: mediatek: Update MT7629 PCIe node for new format Date: Mon, 23 Aug 2021 11:28:00 +0800 Message-ID: <20210823032800.1660-7-chuanjia.liu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210823032800.1660-1-chuanjia.liu@mediatek.com> References: <20210823032800.1660-1-chuanjia.liu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org To match the new dts binding. Remove "subsys",unused interrupt and slot node.Add "interrupt-names", "linux,pci-domain" and pciecfg node. Signed-off-by: Chuanjia Liu Acked-by: Ryder Lee --- arch/arm/boot/dts/mt7629-rfb.dts | 3 ++- arch/arm/boot/dts/mt7629.dtsi | 45 +++++++++++++++----------------- 2 files changed, 23 insertions(+), 25 deletions(-) diff --git a/arch/arm/boot/dts/mt7629-rfb.dts b/arch/arm/boot/dts/mt7629-rfb.dts index 9980c10c6e29..eb536cbebd9b 100644 --- a/arch/arm/boot/dts/mt7629-rfb.dts +++ b/arch/arm/boot/dts/mt7629-rfb.dts @@ -140,9 +140,10 @@ }; }; -&pcie { +&pcie1 { pinctrl-names = "default"; pinctrl-0 = <&pcie_pins>; + status = "okay"; }; &pciephy1 { diff --git a/arch/arm/boot/dts/mt7629.dtsi b/arch/arm/boot/dts/mt7629.dtsi index 874043f0490d..46fc236e1b89 100644 --- a/arch/arm/boot/dts/mt7629.dtsi +++ b/arch/arm/boot/dts/mt7629.dtsi @@ -361,16 +361,21 @@ #reset-cells = <1>; }; - pcie: pcie@1a140000 { + pciecfg: pciecfg@1a140000 { + compatible = "mediatek,generic-pciecfg", "syscon"; + reg = <0x1a140000 0x1000>; + }; + + pcie1: pcie@1a145000 { compatible = "mediatek,mt7629-pcie"; device_type = "pci"; - reg = <0x1a140000 0x1000>, - <0x1a145000 0x1000>; - reg-names = "subsys","port1"; + reg = <0x1a145000 0x1000>; + reg-names = "port1"; + linux,pci-domain = <1>; #address-cells = <3>; #size-cells = <2>; - interrupts = , - ; + interrupts = ; + interrupt-names = "pcie_irq"; clocks = <&pciesys CLK_PCIE_P1_MAC_EN>, <&pciesys CLK_PCIE_P0_AHB_EN>, <&pciesys CLK_PCIE_P1_AUX_EN>, @@ -391,26 +396,18 @@ power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; bus-range = <0x00 0xff>; ranges = <0x82000000 0 0x20000000 0x20000000 0 0x10000000>; + status = "disabled"; - pcie1: pcie@1,0 { - device_type = "pci"; - reg = <0x0800 0 0 0 0>; - #address-cells = <3>; - #size-cells = <2>; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 7>; + interrupt-map = <0 0 0 1 &pcie_intc1 0>, + <0 0 0 2 &pcie_intc1 1>, + <0 0 0 3 &pcie_intc1 2>, + <0 0 0 4 &pcie_intc1 3>; + pcie_intc1: interrupt-controller { + interrupt-controller; + #address-cells = <0>; #interrupt-cells = <1>; - ranges; - num-lanes = <1>; - interrupt-map-mask = <0 0 0 7>; - interrupt-map = <0 0 0 1 &pcie_intc1 0>, - <0 0 0 2 &pcie_intc1 1>, - <0 0 0 3 &pcie_intc1 2>, - <0 0 0 4 &pcie_intc1 3>; - - pcie_intc1: interrupt-controller { - interrupt-controller; - #address-cells = <0>; - #interrupt-cells = <1>; - }; }; }; -- 2.18.0