Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1699735pxb; Mon, 23 Aug 2021 02:26:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxH6BWhuvWjHB3nNuNb5cWsQ+2cMcP2pREGpLMiJObrKLIZ3aW5rfI7Ce1Bd+dOnL95mKqM X-Received: by 2002:a05:6402:1cb9:: with SMTP id cz25mr9617214edb.11.1629710760620; Mon, 23 Aug 2021 02:26:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629710760; cv=none; d=google.com; s=arc-20160816; b=GtJXMiQ0yPng7fExr4TYD7qodlQHPW3IMPKT/mbk2xahHxN5rngtBZnn0aDN8w7pG1 tY3KRQvUCpx9RtXVroz6Zc9/fJgq2W35qOjnCYkOKTOUQ4GIHhqK6gdWQc9Hz53wyAar akHUKFN+sFALH3jzzVpp820vTYAtbBvWDLlniCAjPe1uYjW7/RkOEu2z2izNre0br4w8 52OwSGtLXRMpeTV1yog5CIkYjoyjdUa2Ifcr+z3Xn36T4lNQ+q18KSmzd4DMhIFdFwtC 9i+0ufWqvKo9P1RFYIxWT+1LEH/JpkIB5oAML3y24NhYWa1OJu9A8lXMhdLEVBeI2vl0 V6xw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=REeO0H+0KlZWfHqaF7B5Moer/dHbqw9D8dVs4+ukH0o=; b=vrGk1vbmRPAUaKgqJDFQlVMebedRKsdVKKLwdM2q+uCkNV/h7PJcG0feRltx2j3vtx tWArmgmxpVoUrXfqlkjqz68RtebxTKMNNjbbxwMl7Gf14tG0B9PmBZha+vk8hFJv436l J0OV4egIpaQg8DV4yrbWl+e8FcSWGhF+qH3k7RIFfCPgwMLbaqu2ndtEeEHyz/tr/97p gjZike5+1v8eowUVl+8yiePRYH145bPpt8kgpjQzkXCp07irJHgCpk4BUAkcZVOCTdsu QsyHu1E4YhQFCdUyr91YGuGG4XY5IFMCdzdEp3m5uFdIiku271zsVZ1AOu/BRzJcQoVM Dm0g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id gb21si13643682ejc.639.2021.08.23.02.25.37; Mon, 23 Aug 2021 02:26:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231551AbhHWJY7 (ORCPT + 99 others); Mon, 23 Aug 2021 05:24:59 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:44800 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S235699AbhHWJY4 (ORCPT ); Mon, 23 Aug 2021 05:24:56 -0400 X-UUID: 8be3143b3fe740b5a63841f2196c9ed1-20210823 X-UUID: 8be3143b3fe740b5a63841f2196c9ed1-20210823 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 363415715; Mon, 23 Aug 2021 17:24:11 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 23 Aug 2021 17:24:10 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 23 Aug 2021 17:24:10 +0800 From: Chun-Jie Chen To: Enric Balletbo Serra , Matthias Brugger , Nicolas Boichat , Rob Herring CC: , , , , , , Chun-Jie Chen Subject: [v4 1/5] dt-bindings: power: Add MT8195 power domains Date: Mon, 23 Aug 2021 17:23:49 +0800 Message-ID: <20210823092353.3502-2-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210823092353.3502-1-chun-jie.chen@mediatek.com> References: <20210823092353.3502-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add power domains dt-bindings for MT8195. Signed-off-by: Chun-Jie Chen Acked-by: Rob Herring Reviewed-by: Enric Balletbo i Serra --- remove unused power domain like audio_src, nna and hdmi_rx. --- .../power/mediatek,power-controller.yaml | 2 + include/dt-bindings/power/mt8195-power.h | 46 +++++++++++++++++++ 2 files changed, 48 insertions(+) create mode 100644 include/dt-bindings/power/mt8195-power.h diff --git a/Documentation/devicetree/bindings/power/mediatek,power-controller.yaml b/Documentation/devicetree/bindings/power/mediatek,power-controller.yaml index f234a756c193..d6ebd77d28a7 100644 --- a/Documentation/devicetree/bindings/power/mediatek,power-controller.yaml +++ b/Documentation/devicetree/bindings/power/mediatek,power-controller.yaml @@ -27,6 +27,7 @@ properties: - mediatek,mt8173-power-controller - mediatek,mt8183-power-controller - mediatek,mt8192-power-controller + - mediatek,mt8195-power-controller '#power-domain-cells': const: 1 @@ -64,6 +65,7 @@ patternProperties: "include/dt-bindings/power/mt8173-power.h" - for MT8173 type power domain. "include/dt-bindings/power/mt8183-power.h" - for MT8183 type power domain. "include/dt-bindings/power/mt8192-power.h" - for MT8192 type power domain. + "include/dt-bindings/power/mt8195-power.h" - for MT8195 type power domain. maxItems: 1 clocks: diff --git a/include/dt-bindings/power/mt8195-power.h b/include/dt-bindings/power/mt8195-power.h new file mode 100644 index 000000000000..b20ca4b3e3a8 --- /dev/null +++ b/include/dt-bindings/power/mt8195-power.h @@ -0,0 +1,46 @@ +/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ +/* + * Copyright (c) 2021 MediaTek Inc. + * Author: Chun-Jie Chen + */ + +#ifndef _DT_BINDINGS_POWER_MT8195_POWER_H +#define _DT_BINDINGS_POWER_MT8195_POWER_H + +#define MT8195_POWER_DOMAIN_PCIE_MAC_P0 0 +#define MT8195_POWER_DOMAIN_PCIE_MAC_P1 1 +#define MT8195_POWER_DOMAIN_PCIE_PHY 2 +#define MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY 3 +#define MT8195_POWER_DOMAIN_CSI_RX_TOP 4 +#define MT8195_POWER_DOMAIN_ETHER 5 +#define MT8195_POWER_DOMAIN_ADSP 6 +#define MT8195_POWER_DOMAIN_AUDIO 7 +#define MT8195_POWER_DOMAIN_MFG0 8 +#define MT8195_POWER_DOMAIN_MFG1 9 +#define MT8195_POWER_DOMAIN_MFG2 10 +#define MT8195_POWER_DOMAIN_MFG3 11 +#define MT8195_POWER_DOMAIN_MFG4 12 +#define MT8195_POWER_DOMAIN_MFG5 13 +#define MT8195_POWER_DOMAIN_MFG6 14 +#define MT8195_POWER_DOMAIN_VPPSYS0 15 +#define MT8195_POWER_DOMAIN_VDOSYS0 16 +#define MT8195_POWER_DOMAIN_VPPSYS1 17 +#define MT8195_POWER_DOMAIN_VDOSYS1 18 +#define MT8195_POWER_DOMAIN_DP_TX 19 +#define MT8195_POWER_DOMAIN_EPD_TX 20 +#define MT8195_POWER_DOMAIN_HDMI_TX 21 +#define MT8195_POWER_DOMAIN_WPESYS 22 +#define MT8195_POWER_DOMAIN_VDEC0 23 +#define MT8195_POWER_DOMAIN_VDEC1 24 +#define MT8195_POWER_DOMAIN_VDEC2 25 +#define MT8195_POWER_DOMAIN_VENC 26 +#define MT8195_POWER_DOMAIN_VENC_CORE1 27 +#define MT8195_POWER_DOMAIN_IMG 28 +#define MT8195_POWER_DOMAIN_DIP 29 +#define MT8195_POWER_DOMAIN_IPE 30 +#define MT8195_POWER_DOMAIN_CAM 31 +#define MT8195_POWER_DOMAIN_CAM_RAWA 32 +#define MT8195_POWER_DOMAIN_CAM_RAWB 33 +#define MT8195_POWER_DOMAIN_CAM_MRAW 34 + +#endif /* _DT_BINDINGS_POWER_MT8195_POWER_H */ -- 2.18.0