Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1531pxb; Tue, 24 Aug 2021 18:13:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyDY5hVNPczM/u8KSWRMIBUJvZa3pX+85rCXeSG460tAdjAzuxJE4xD7VvpjBl/POg2RpOE X-Received: by 2002:a17:906:c25a:: with SMTP id bl26mr13124479ejb.345.1629854015684; Tue, 24 Aug 2021 18:13:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629854015; cv=none; d=google.com; s=arc-20160816; b=sbow/L1x+clmsyPZDz2NnGt5ia1lJNjgsCC9cjtE6K8TZ7sEOW8hqaFeP53zjymish elpqvlpcF/MbWiH9BUJsnG/dLLvQKFszBMSm3AMTrKaNk0LSUMT1LNtn5Q0fAa3PlFWN pp1rmNZf9mlJd951i7TYDHllgI0XWtcCGJA1s+ct2e82KxIUBOl2Us7flbnNn/RaG6mE XIdq1kOFt8dJSEZ0fKOvKBD+EGnsNIcvsaZmCrctdz0qRHTAmSR+liKDKpOyfM42I6ti ewGFjwG8YkAySwtQeSHbEGiM0i1IKeMVJbilF+UIfhD/Cqv/JxiSShr5QE9QNZkOK5GY MmBA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=1M6Kut5sWJoIgEfJfxc8VW9WIZAnHPwRBf7AUFf7sDw=; b=POF4pYrxh1Zg9l4288aLNer7Scb2xIsEAGV6fi0RCR9iPikDi5/6IC1q0m5sKbX0b4 8Amn7Dd3pngqTw18h9/CDS9ndwTVDhRWyi3bARKNPrPWmfNluI5yEh8qFtQLswVLffc+ Ov5PgbrlDMECG8qaXP0YAEO8mArBQelP3nHtFoNPpb3Tghp3+feqHueaXK4eR+EaPuIo Kuwxtc6a25o0ZgkYMcsvM57bLkx8CSHenSVgmmRXAsd6Zv8sWaHXvx1GGYlEgbL3fjYI aTbpF8it+491H5KpACM5qUT8pGP7rZk7yHJJt8o1g7wFhyzMcT4VSxG1Imsja77D2TBU gyZw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b66si10350038edf.69.2021.08.24.18.13.09; Tue, 24 Aug 2021 18:13:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236808AbhHYBMf (ORCPT + 99 others); Tue, 24 Aug 2021 21:12:35 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:54236 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S235458AbhHYBMe (ORCPT ); Tue, 24 Aug 2021 21:12:34 -0400 X-UUID: 1605f5eed508401b9a21010efc32b99e-20210825 X-UUID: 1605f5eed508401b9a21010efc32b99e-20210825 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 2129154962; Wed, 25 Aug 2021 09:11:45 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 25 Aug 2021 09:11:43 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 25 Aug 2021 09:11:43 +0800 From: Chun-Jie Chen To: Matthias Brugger , Rob Herring , Nicolas Boichat CC: , , , , , , Chun-Jie Chen Subject: [v1 3/5] arm64: dts: mediatek: Correct SPI clock of MT8192 Date: Wed, 25 Aug 2021 09:11:18 +0800 Message-ID: <20210825011120.30481-4-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210825011120.30481-1-chun-jie.chen@mediatek.com> References: <20210825011120.30481-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org update uart0 ~ 7 clocks to the real ones. Signed-off-by: Chun-Jie Chen --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 48 ++++++++++++------------ 1 file changed, 24 insertions(+), 24 deletions(-) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index 31d135e18784..d1c85d3e152b 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -355,9 +355,9 @@ #size-cells = <0>; reg = <0 0x1100a000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI0>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -369,9 +369,9 @@ #size-cells = <0>; reg = <0 0x11010000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI1>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -383,9 +383,9 @@ #size-cells = <0>; reg = <0 0x11012000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI2>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -397,9 +397,9 @@ #size-cells = <0>; reg = <0 0x11013000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI3>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -411,9 +411,9 @@ #size-cells = <0>; reg = <0 0x11018000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI4>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -425,9 +425,9 @@ #size-cells = <0>; reg = <0 0x11019000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI5>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -439,9 +439,9 @@ #size-cells = <0>; reg = <0 0x1101d000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI6>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; @@ -453,9 +453,9 @@ #size-cells = <0>; reg = <0 0x1101e000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, - <&clk26m>, - <&clk26m>; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, + <&topckgen CLK_TOP_SPI_SEL>, + <&infracfg CLK_INFRA_SPI7>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; -- 2.18.0