Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp679445pxb; Wed, 25 Aug 2021 12:23:19 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzihmpkRENyIdPngF6dLfJ6+nyJFOdWqex5ktdEPXZxUHjDH27gGY4ORpZ0mTK2CFyPMK1o X-Received: by 2002:a05:6402:430d:: with SMTP id m13mr133317edc.372.1629919398869; Wed, 25 Aug 2021 12:23:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629919398; cv=none; d=google.com; s=arc-20160816; b=ACNLT0G/hCL0yGtlmTWqy9oeg/CAxs7R8qk4Kr6Lunx1droDdzctxBbS+renXOlupZ Bt4p84zethYko6E0npVhvDVmh7MrmkBSkg4vFSzwYzaYFU5W2V2pRH36K3FV4dyIvtc3 O4kl6avY/f58CGQ6DUZ7AOfW2C1mKTBXozUBNQKeNzgJ8ZSlh4DhuyYRAlbZj9Gq+6Ph Mqa33847upvOdV81mhQ5soJczO/eDg6FTj2hziS3kIuoa6IVn96NJ6sITUFIMS1LdT0p HradenUgRt3wQhicUIUfbSCkys5qVS9MzVRTiSuH5nbyzPy357ETd+m/hpR6/tOLJ6Og 7pTQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=pTDe58JW1xEN7qqYc4QtbZnCnOLlEcM1awh37qcv5lc=; b=V2bN1Qcc/o1HDy79yqm4Yte5PNlHZGGdV4cRcqJFLdaJRVj3qb+JNxhO4hk/qO9qpO 2pQ3kzuHd7yMjND1v0iBgAMHCRvvfQUgN6nfvS4Ior798GEZEZgnGpV5TbMT+akiMyLx Ycpe4hXL5ZMSK5C70EhdXCQxnM8UsH7jFgsQcRMnzF/BJny858A1yOYxKuEMAphU3Vva SEo9xWBg5yf9+RSiYt/O0dhWht7jen5Dqu5S1KHddfJBtG6c1QFoJByjKjr3zJALkCQh Pg6H8ymJO/LoRd6INVSvArkpANBdxWRQW/MxnyivQGfI6DqkP4w7fgi4y5ueNp3rY0iH RbDA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ds15si533456ejc.506.2021.08.25.12.22.53; Wed, 25 Aug 2021 12:23:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242147AbhHYQCP (ORCPT + 99 others); Wed, 25 Aug 2021 12:02:15 -0400 Received: from mga02.intel.com ([134.134.136.20]:25512 "EHLO mga02.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241718AbhHYQBe (ORCPT ); Wed, 25 Aug 2021 12:01:34 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10087"; a="204750080" X-IronPort-AV: E=Sophos;i="5.84,351,1620716400"; d="scan'208";a="204750080" Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 25 Aug 2021 09:00:46 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.84,351,1620716400"; d="scan'208";a="494317296" Received: from chang-linux-3.sc.intel.com ([172.25.66.175]) by fmsmga008.fm.intel.com with ESMTP; 25 Aug 2021 09:00:45 -0700 From: "Chang S. Bae" To: bp@suse.de, luto@kernel.org, tglx@linutronix.de, mingo@kernel.org, x86@kernel.org Cc: len.brown@intel.com, lenb@kernel.org, dave.hansen@intel.com, thiago.macieira@intel.com, jing2.liu@intel.com, ravi.v.shankar@intel.com, linux-kernel@vger.kernel.org, chang.seok.bae@intel.com Subject: [PATCH v10 19/28] x86/cpufeatures/amx: Enumerate Advanced Matrix Extension (AMX) feature bits Date: Wed, 25 Aug 2021 08:54:04 -0700 Message-Id: <20210825155413.19673-20-chang.seok.bae@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210825155413.19673-1-chang.seok.bae@intel.com> References: <20210825155413.19673-1-chang.seok.bae@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Intel's Advanced Matrix Extension (AMX) is a new 64-bit extended feature consisting of two-dimensional registers and an accelerator unit. The first implementation of the latter is the tile matrix multiply unit (TMUL). TMUL performs SIMD dot-products on four bytes (INT8) or two bfloat16 floating-point (BF16) elements. Here enumerate this hardware capability to be shown as 'amx_tile', 'amx_bf16', and 'amx_int8' in /proc/cpuinfo. Signed-off-by: Chang S. Bae Reviewed-by: Len Brown Cc: x86@kernel.org Cc: linux-kernel@vger.kernel.org --- Changes from v4: * Massaged the changelog a bit. --- arch/x86/include/asm/cpufeatures.h | 3 +++ arch/x86/kernel/cpu/cpuid-deps.c | 3 +++ 2 files changed, 6 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index ab7b3a2de85d..dc0fb04cce69 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -386,7 +386,10 @@ #define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ +#define X86_FEATURE_AMX_BF16 (18*32+22) /* AMX BF16 Support */ #define X86_FEATURE_AVX512_FP16 (18*32+23) /* AVX512 FP16 */ +#define X86_FEATURE_AMX_TILE (18*32+24) /* AMX tile Support */ +#define X86_FEATURE_AMX_INT8 (18*32+25) /* AMX INT8 Support */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ #define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index 7f891d2eb52e..9a520ab259ac 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -76,6 +76,9 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_SGX1, X86_FEATURE_SGX }, { X86_FEATURE_SGX2, X86_FEATURE_SGX1 }, { X86_FEATURE_XFD, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_TILE, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_INT8, X86_FEATURE_AMX_TILE }, + { X86_FEATURE_AMX_BF16, X86_FEATURE_AMX_TILE }, {} }; -- 2.17.1