Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp419820pxb; Thu, 26 Aug 2021 06:18:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwwKdUCJwP8jH2WXPIIai4bXyLqVWb9oHbu5MzKAV81bSMf5z1DNxOKxRt6mkl1i3lVj0Aq X-Received: by 2002:a05:6402:1011:: with SMTP id c17mr4150054edu.144.1629983931662; Thu, 26 Aug 2021 06:18:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629983931; cv=none; d=google.com; s=arc-20160816; b=c0esc/4eMA4Fvt30ITpA4nEr1xF/4aZRs1fe35Ou0IVQmrl6+BcNtYr/JQ05RH5t7E /ZyhHRkFx2xmp9DqQwoeKh2unGPgle+WqWqaTFbpDmAeVJXBbBvbzbZg6cslJlhJhro3 UcF+RXxqB6Kq4qCavJGgCCQK8mcO7ybklQvRZfFZG2PgXAPekqAJMArakW94uh637I+6 rXucSU+zLAG1mqMXcCjATkOs8/+xoS2SjlIGqChgCxROMIBh4seWNDJhAxagSk/QATg3 3lNgYjWSrkHmv5prSUQZ3i3i3Fld4k1CT2JFeA7JAq1fWlEJI8+b0hRh6NMzG2wuJGZu yVtw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=Yrxm/D9neYUVdesNxx8ZGE13rC1cvBibT2sy3Ge5xyY=; b=jHpk07wPTxNSwT4iDVJnl96H0Hhe4ELkYCrT7ummsWxMOpTWotgHtiGz38QqKhSinN AGNcWo6eSx30WD50wesUs261s0HXeZ5UDR2AyrAqkjtCLFQNpiUt2TYUyvtIGQnDzPDP lkFIQjZTZv16p3HgfcUchDRy3Ez72kOtA9nldcfgIAjy65wcUVIFwlhbRO92pETz/82q 6XLF0vqIga87PsHT9NW5jisdXWyBR2X+8j8wUvcHRWWmtGopMkuU5SRCJSaowgN7v5tA atEF5Wc91DRIn49Xtq+l683RdIBn0FUOXnQm2XTnsjHd7uSe65422mh6Jy6zv0Gh8idd xgsA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e7si3613308edk.96.2021.08.26.06.18.15; Thu, 26 Aug 2021 06:18:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242331AbhHZNQ5 (ORCPT + 99 others); Thu, 26 Aug 2021 09:16:57 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:31855 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236311AbhHZNQ4 (ORCPT ); Thu, 26 Aug 2021 09:16:56 -0400 Received: from ironmsg-lv-alpha.qualcomm.com ([10.47.202.13]) by alexa-out.qualcomm.com with ESMTP; 26 Aug 2021 06:16:09 -0700 X-QCInternal: smtphost Received: from ironmsg02-blr.qualcomm.com ([10.86.208.131]) by ironmsg-lv-alpha.qualcomm.com with ESMTP/TLS/AES256-SHA; 26 Aug 2021 06:16:07 -0700 X-QCInternal: smtphost Received: from rajpat-linux.qualcomm.com ([10.206.21.0]) by ironmsg02-blr.qualcomm.com with ESMTP; 26 Aug 2021 18:45:41 +0530 Received: by rajpat-linux.qualcomm.com (Postfix, from userid 2344945) id 41C3621288; Thu, 26 Aug 2021 18:45:42 +0530 (IST) From: Rajesh Patil To: Andy Gross , Bjorn Andersson , Rob Herring Cc: linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, rnayak@codeaurora.org, saiprakash.ranjan@codeaurora.org, msavaliy@qti.qualcomm.com, skakit@codeaurora.org, sboyd@kernel.org, Roja Rani Yarubandi , Rajesh Patil Subject: [PATCH V6 1/7] arm64: dts: sc7280: Add QSPI node Date: Thu, 26 Aug 2021 18:45:25 +0530 Message-Id: <1629983731-10595-2-git-send-email-rajpat@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1629983731-10595-1-git-send-email-rajpat@codeaurora.org> References: <1629983731-10595-1-git-send-email-rajpat@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Roja Rani Yarubandi Add QSPI DT node and qspi_opp_table for SC7280 SoC. Signed-off-by: Roja Rani Yarubandi Signed-off-by: Rajesh Patil --- arch/arm64/boot/dts/qcom/sc7280.dtsi | 62 ++++++++++++++++++++++++++++++++++++ 1 file changed, 62 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index 53a21d0..f8dd5ff 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -415,6 +415,25 @@ method = "smc"; }; + qspi_opp_table: qspi-opp-table { + compatible = "operating-points-v2"; + + opp-75000000 { + opp-hz = /bits/ 64 <75000000>; + required-opps = <&rpmhpd_opp_low_svs>; + }; + + opp-150000000 { + opp-hz = /bits/ 64 <150000000>; + required-opps = <&rpmhpd_opp_svs>; + }; + + opp-300000000 { + opp-hz = /bits/ 64 <300000000>; + required-opps = <&rpmhpd_opp_nom>; + }; + }; + soc: soc@0 { #address-cells = <2>; #size-cells = <2>; @@ -1318,6 +1337,24 @@ }; }; + qspi: spi@88dc000 { + compatible = "qcom,qspi-v1"; + reg = <0 0x088dc000 0 0x1000>; + #address-cells = <1>; + #size-cells = <0>; + interrupts = ; + clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, + <&gcc GCC_QSPI_CORE_CLK>; + clock-names = "iface", "core"; + interconnects = <&gem_noc MASTER_APPSS_PROC 0 + &cnoc2 SLAVE_QSPI_0 0>; + interconnect-names = "qspi-config"; + power-domains = <&rpmhpd SC7280_CX>; + operating-points-v2 = <&qspi_opp_table>; + status = "disabled"; + + }; + dc_noc: interconnect@90e0000 { reg = <0 0x090e0000 0 0x5080>; compatible = "qcom,sc7280-dc-noc"; @@ -1513,6 +1550,31 @@ gpio-ranges = <&tlmm 0 0 175>; wakeup-parent = <&pdc>; + qspi_clk: qspi-clk { + pins = "gpio14"; + function = "qspi_clk"; + }; + + qspi_cs0: qspi-cs0 { + pins = "gpio15"; + function = "qspi_cs"; + }; + + qspi_cs1: qspi-cs1 { + pins = "gpio19"; + function = "qspi_cs"; + }; + + qspi_data01: qspi-data01 { + pins = "gpio12", "gpio13"; + function = "qspi_data"; + }; + + qspi_data12: qspi-data12 { + pins = "gpio16", "gpio17"; + function = "qspi_data"; + }; + qup_uart5_default: qup-uart5-default { pins = "gpio46", "gpio47"; function = "qup13"; -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation