Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp576640pxb; Thu, 26 Aug 2021 09:28:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxuoONUV2y/hXWufAPmnUd7AYCs5pBSkgco/CDw2EtrzOVhtH0CV4z1BJbExRvEQ7IKjGPe X-Received: by 2002:a02:aa96:: with SMTP id u22mr4137846jai.9.1629995280116; Thu, 26 Aug 2021 09:28:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1629995280; cv=none; d=google.com; s=arc-20160816; b=lPnZrXnKVFCQd6paJUZJjze+k7EFOjVZ4ltyUEu6fywZ1K9qaQhwsyp11u2knfCZnY Xw0EfzQF1oCQxEcDcPDGsPZvFW5CANJgAePLneJ4ROmARmwiM8zC6aZGJFdkQui/rvBJ qmW5knZR3++eVn0q/Xjy/rh41JKYvaxrzPLLh8atPGmTAswTVPBZUG6yvo3ePh1k6dX9 9mOCdxkMIXFRsojov4avHEqqEQCfO5yOOOXndRcl5jdACi8mCC8pjGBhd6nPgYT5egQ0 0cfMzL+X1vM4yQBX/N0rDibbz9ImnqgXru2wsw4R7XSUVwbd3AdHuwgCaGPKmI2zlDpD xi4A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=VAdo3aAIEd8rdIkb8bPvTnhqCoD4Ebes64JZqj1AMpo=; b=J5b7CuW341nKs8WW8TN6UCw7BOAtdmVh0Ooiu0v/AvbY1XJGuk0QyvK1jMGTUY7XHj MCdi7NMM2t1iy1bk6uh3D62cuDPRbio6m1PyAASkprDIXuHjDTocsexrNenXEFuQj1O9 iShql08ediS1tCPd1ObzO/T7mJbPLGfQezj81zSZtYqviaHY9tnFdGcSaE9EJxQw4TcX C94wi/tq3JaHH7NRoYVg8AMEuHNb1ZCevLLf+CHsHV3F2nMOY5CwqU21ER4TjsFwpHLt crS3RpTYxWzy7gW+Xor7T6YqOspu5Z64CfJIBpwdgmTo72GtivNo6srUmh8bVbD1vU2f GxBQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=l8oD2Oh2; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q4si3213543jaj.45.2021.08.26.09.27.46; Thu, 26 Aug 2021 09:28:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=l8oD2Oh2; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S243147AbhHZQ03 (ORCPT + 99 others); Thu, 26 Aug 2021 12:26:29 -0400 Received: from Galois.linutronix.de ([193.142.43.55]:33198 "EHLO galois.linutronix.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S243109AbhHZQ0J (ORCPT ); Thu, 26 Aug 2021 12:26:09 -0400 Date: Thu, 26 Aug 2021 16:25:20 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1629995120; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=VAdo3aAIEd8rdIkb8bPvTnhqCoD4Ebes64JZqj1AMpo=; b=l8oD2Oh2Ml1N3N5Rx4yuMDEiKFz8skrSbISaWwYOqJmSH8kTjKhBUeT/vv6DbPsN+VOhFX 4dj3QC33Jtg1LFjS6oV9rceRTcebnvaLsBqPiBlqewJRshHCyQ7gGVFsQsj/pLBQsB+z3E UqFyZ0mehemQ9hefhI4Yv4iTSPwxFHSD0zqIlPvGLPJIra07SvnqlSua6aZbU5+oOODRbK t6Ylx7c9H/vpHA2Lay5AtSPtAXtmRSQHiFJLGYUw9qiansQGrlOvNxrfDqJaSl2itUPH53 LkLusp2ViP53K+c3RuUE/LHaTYUMB4HcTY26jV1DkN9K84Mmy+5ZYOPZBH8PXg== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1629995120; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=VAdo3aAIEd8rdIkb8bPvTnhqCoD4Ebes64JZqj1AMpo=; b=WydwjeOLOnTkuPWmj8kAkcxaj/WLeqrVCjF5bz0DZB0NtDYsNyrNuHZ80Rsfx1yYXM7YPN WD8A03RcP2KIKHDw== From: "tip-bot2 for Will Deacon" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: timers/core] clocksource/drivers/exynos_mct: Prioritise Arm arch timer on arm64 Cc: Marek Szyprowski , Krzysztof Kozlowski , Chanwoo Choi , Thomas Gleixner , Will Deacon , Krzysztof Kozlowski , Daniel Lezcano , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20210608154341.10794-2-will@kernel.org> References: <20210608154341.10794-2-will@kernel.org> MIME-Version: 1.0 Message-ID: <162999512006.25758.16639424534256456858.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the timers/core branch of tip: Commit-ID: ae460fd9164b16654d8ec06cbc280b832f840eac Gitweb: https://git.kernel.org/tip/ae460fd9164b16654d8ec06cbc280b832f840eac Author: Will Deacon AuthorDate: Tue, 08 Jun 2021 16:43:40 +01:00 Committer: Daniel Lezcano CommitterDate: Fri, 13 Aug 2021 09:24:22 +02:00 clocksource/drivers/exynos_mct: Prioritise Arm arch timer on arm64 All arm64 CPUs feature an architected timer, which offers a relatively low-latency interface to a per-cpu clocksource and timer. For the most part, using this interface is a no-brainer, with the exception of SoCs where it cannot be used to wake up from deep idle state (i.e. CLOCK_EVT_FEAT_C3STOP is set). On the contrary, the Exynos MCT is extremely slow to access yet can be used as a wakeup source. In preparation for using the Exynos MCT as a potential wakeup timer for the Arm architected timer, reduce its ratings so that the architected timer is preferred. This effectively reverts the decision made in 6282edb72bed ("clocksource/drivers/exynos_mct: Increase priority over ARM arch timer") for arm64, as the reasoning for the original change was to work around a 32-bit SoC design. Cc: Marek Szyprowski Cc: Krzysztof Kozlowski Cc: Chanwoo Choi Cc: Thomas Gleixner Signed-off-by: Will Deacon Tested-by: Krzysztof Kozlowski # exynos-5422 Signed-off-by: Daniel Lezcano Link: https://lore.kernel.org/r/20210608154341.10794-2-will@kernel.org --- drivers/clocksource/exynos_mct.c | 13 +++++++++++-- 1 file changed, 11 insertions(+), 2 deletions(-) diff --git a/drivers/clocksource/exynos_mct.c b/drivers/clocksource/exynos_mct.c index fabad79..804d3e0 100644 --- a/drivers/clocksource/exynos_mct.c +++ b/drivers/clocksource/exynos_mct.c @@ -51,6 +51,15 @@ #define TICK_BASE_CNT 1 +#ifdef CONFIG_ARM +/* Use values higher than ARM arch timer. See 6282edb72bed. */ +#define MCT_CLKSOURCE_RATING 450 +#define MCT_CLKEVENTS_RATING 500 +#else +#define MCT_CLKSOURCE_RATING 350 +#define MCT_CLKEVENTS_RATING 350 +#endif + enum { MCT_INT_SPI, MCT_INT_PPI @@ -206,7 +215,7 @@ static void exynos4_frc_resume(struct clocksource *cs) static struct clocksource mct_frc = { .name = "mct-frc", - .rating = 450, /* use value higher than ARM arch timer */ + .rating = MCT_CLKSOURCE_RATING, .read = exynos4_frc_read, .mask = CLOCKSOURCE_MASK(32), .flags = CLOCK_SOURCE_IS_CONTINUOUS, @@ -457,7 +466,7 @@ static int exynos4_mct_starting_cpu(unsigned int cpu) evt->set_state_oneshot_stopped = set_state_shutdown; evt->tick_resume = set_state_shutdown; evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; - evt->rating = 500; /* use value higher than ARM arch timer */ + evt->rating = MCT_CLKEVENTS_RATING, exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);