Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1483350pxb; Fri, 27 Aug 2021 09:49:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJym1weAX3tRZGEBdcpC6L5uWSC5ff+WteF+v+/K3qm6ElojeJimI73oQnCMrCG1nmA5Voon X-Received: by 2002:a92:c109:: with SMTP id p9mr7217480ile.115.1630082939953; Fri, 27 Aug 2021 09:48:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630082939; cv=none; d=google.com; s=arc-20160816; b=HmpGz8m6decSPK/zF0PjLiGDCsLoAIxJS8qqS/GGyAUVGN1E3dLEwDd0+1bdSCIbxc DMvZIsieOE3mBXS6UL7v+iI3KjTjGpvHO+RHSLQdzF3TU/Zt/nVQnA5uteUfySEiHYPK /kQ6IN464Kr0Joz5fJUaMtHk0ZSj3lvqPce4JAmrRyXKPP/SqaHm1Uv7qSv8PL9vS5IY cApMnWQgjuGHFXM5kVO4IcX0x1+asACMUVONRfFxFvhBCliUz18C/nPJhijhp9+B5UYC gw4cp3zWrI5NHC7E49fKBlgVJBGaqflFSgUDAb8CuOARTiBMnm/rI7bwlhSIUeJVYlxn XX5Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :message-id:subject:cc:to:from:date:dkim-signature; bh=23mOpsZ6v9PNzlyX9hu51mbVHW30FSuGcztxRoDWFuE=; b=Uf5SJTGISyISX2+zQfZNq9pVLjVR03ILYRhVrmN2GnFxk+olApmpSQadjkv47GcwlW akWUpOTkj7xLqUD9rnM97d4QM8bO6yt4WXreh/I/4bJSFzn4JvlR1Hv/vygx9wZopYM+ Abz0ojK0sYrEuqkqDktayF2J8GohN2T0CLt1wBdFEf3p735VB/5YVglXLdcLf5Z8rr7k wehe+XEzK08MHw46N2eCnhTihtf38FXRw/jFRe5ml8+TP0Yo+rWo7G06D3IalfXzyRLg IRZFSqSViuGKwNpsOWg6h9Y8oMCQxOMBTkdzIzFfs8JV4G4V3UkSzTBeuSwv9dIYu+6I Hihg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b="B/tcAg/j"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z22si6379023jaq.37.2021.08.27.09.48.47; Fri, 27 Aug 2021 09:48:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b="B/tcAg/j"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231445AbhH0QrZ (ORCPT + 99 others); Fri, 27 Aug 2021 12:47:25 -0400 Received: from mail.kernel.org ([198.145.29.99]:37442 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229560AbhH0QrY (ORCPT ); Fri, 27 Aug 2021 12:47:24 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 67D0960FD8; Fri, 27 Aug 2021 16:46:35 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1630082795; bh=hMhFii5SEnyesU+J3DnJAqd9NcCDRrvpJCnbR/n6FBY=; h=Date:From:To:Cc:Subject:In-Reply-To:From; b=B/tcAg/jio1dncVSKclmFp0GAyYR0lBls+lVdKbgBAHYy6xLf3QSrst94KvbUbKbO zgffjO0KvcZAqS1BibHrhskCc5wjfo2WbZvu7Y8k2NGzc6Yw+H2FuttJv7R23dLrZ4 EZfmEODkqHx/Xre09qo7Wf2QpY7rZLiQoV/S5hsmrIoRu4L+7xI1N3Sx/toGLRHEK9 btPWBH1NcHlU8uOiLkFLWxkGud9ccL/h0H4fAXwpBETCrcbcn921HenLA02jFjyYYa IQgkiSunEAQGswpfPzZUD4RcN1oIMHls85ag4dybbvQmWQHWJXw4pqRPDAu1J1UrwZ iEky6AUjHTZvw== Date: Fri, 27 Aug 2021 11:46:34 -0500 From: Bjorn Helgaas To: Chuanjia Liu Cc: robh+dt@kernel.org, bhelgaas@google.com, matthias.bgg@gmail.com, lorenzo.pieralisi@arm.com, ryder.lee@mediatek.com, jianjun.wang@mediatek.com, yong.wu@mediatek.com, linux-pci@vger.kernel.org, linux-mediatek@lists.infradead.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v12 2/6] PCI: mediatek: Add new method to get shared pcie-cfg base address Message-ID: <20210827164634.GA3779223@bjorn-Precision-5520> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210823032800.1660-3-chuanjia.liu@mediatek.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Aug 23, 2021 at 11:27:56AM +0800, Chuanjia Liu wrote: > For the new dts format, add a new method to get > shared pcie-cfg base address and use it to configure > the PCIECFG controller Rewrap this to fill 75 columns. > Signed-off-by: Chuanjia Liu > Acked-by: Ryder Lee > --- > drivers/pci/controller/pcie-mediatek.c | 17 +++++++++++++++++ > 1 file changed, 17 insertions(+) > > diff --git a/drivers/pci/controller/pcie-mediatek.c b/drivers/pci/controller/pcie-mediatek.c > index 25bee693834f..4296d9e04240 100644 > --- a/drivers/pci/controller/pcie-mediatek.c > +++ b/drivers/pci/controller/pcie-mediatek.c > @@ -14,6 +14,7 @@ > #include > #include > #include > +#include > #include > #include > #include > @@ -23,6 +24,7 @@ > #include > #include > #include > +#include > #include > > #include "../pci.h" > @@ -207,6 +209,7 @@ struct mtk_pcie_port { > * struct mtk_pcie - PCIe host information > * @dev: pointer to PCIe device > * @base: IO mapped register base > + * @cfg: IO mapped register map for PCIe config > * @free_ck: free-run reference clock > * @mem: non-prefetchable memory resource > * @ports: pointer to PCIe port information > @@ -215,6 +218,7 @@ struct mtk_pcie_port { > struct mtk_pcie { > struct device *dev; > void __iomem *base; > + struct regmap *cfg; > struct clk *free_ck; > > struct list_head ports; > @@ -682,6 +686,10 @@ static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port) > val |= PCIE_CSR_LTSSM_EN(port->slot) | > PCIE_CSR_ASPM_L1_EN(port->slot); > writel(val, pcie->base + PCIE_SYS_CFG_V2); > + } else if (pcie->cfg) { > + val = PCIE_CSR_LTSSM_EN(port->slot) | > + PCIE_CSR_ASPM_L1_EN(port->slot); > + regmap_update_bits(pcie->cfg, PCIE_SYS_CFG_V2, val, val); > } > > /* Assert all reset signals */ > @@ -985,6 +993,7 @@ static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie) > struct device *dev = pcie->dev; > struct platform_device *pdev = to_platform_device(dev); > struct resource *regs; > + struct device_node *cfg_node; > int err; > > /* get shared registers, which are optional */ > @@ -995,6 +1004,14 @@ static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie) > return PTR_ERR(pcie->base); > } > > + cfg_node = of_find_compatible_node(NULL, NULL, > + "mediatek,generic-pciecfg"); This looks wrong to me. IIUC, since we start at NULL, this searches the entire device tree for any node with compatible = "mediatek,generic-pciecfg" but we should only care about the specific device/node this driver claimed. Should this be part of the match data, i.e., struct mtk_pcie_soc? > + if (cfg_node) { > + pcie->cfg = syscon_node_to_regmap(cfg_node); Other drivers in drivers/pci/controller/ use syscon_regmap_lookup_by_phandle() (j721e, dra7xx, keystone, layerscape, artpec6) or syscon_regmap_lookup_by_compatible() (imx6, kirin, v3-semi). You should do it the same way unless there's a need to be different. It's also nice if you can use the same struct member name ("mtk_pcie.cfg") as other drivers. They're not all consistent, but I don't see any other "cfg". > + if (IS_ERR(pcie->cfg)) > + return PTR_ERR(pcie->cfg); > + } > + > pcie->free_ck = devm_clk_get(dev, "free_ck"); > if (IS_ERR(pcie->free_ck)) { > if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER) > -- > 2.18.0 >