Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp2160055pxb; Sat, 28 Aug 2021 06:21:09 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxjIT7Yqh+hTk1Pw1Gulu3B3ZaGhMwLGy8ict9+7ldI1N2FSs4xF0sf/p8rl+Rbd9haNr5+ X-Received: by 2002:a05:6638:3781:: with SMTP id w1mr12550131jal.37.1630156869109; Sat, 28 Aug 2021 06:21:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630156869; cv=none; d=google.com; s=arc-20160816; b=r/cQFAjR54Ptpjsga9ouZfL70zJCq4y2MP40MJ/n/fLhYM7LNuplwb9Mh04tw5DpwX 1cmX/admbYex4h80eRdUSY8tKbGkNLW0MFlmnLw+2RRumoBNId05MBX9newXOvbFOq8M XNuGidRqySPaEDOOrfbPZ8ZIqS47RBKlUKUx5Oyi5A8xtAoJztgVWsc55p3Fy3g+MUgG Pg8cHZyqLtEJDwziKQBXSxMJqHdh5sw7AzmlNH/veOYZq7tjH80Z9896jlerwUhoEBIK bQqHS4i0CULb80Ti7Ml3da8p2fAP9Cs6VHMULCfoHj7mMrEeuUZHRRk5CQhKFkyb46k4 bRdw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=mwqps9k/0+dQ1/HFc/4gpdC52iz40g4GR0i86aJeZbU=; b=KhV7QmiMIgAPhQ0CSMuYm548cXXrA9HHJIT/FVTddyolHW/9uIwE3PCBd74GfIWw+q UuG3LeNt2uC9JmYfbWssBl0RE0X6HGwITKV9LWoDFL25loyXZ1BeeM6DS75VcyO06Olx JManhfTUjrzphXVE9qICHSbPBfoUrUdHlIdxvs8H9zx8d3eVPrBBKHPTQ8mh0kJbUyYM Aey/mtZhEZo5089IrN8lxN5kUhsSNrT72NId/7knc5wn9ZwfBMBhgISndlb9mf0WhFJ6 NNoSWgPCcMiHcWIoA5dqZMEX2vS/7qJ+o/6IFJiV5Ox2qJqxUYtwncmNNa7L4qymuHgN IGSw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m12si10784607ioj.96.2021.08.28.06.20.58; Sat, 28 Aug 2021 06:21:09 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234596AbhH1NTf (ORCPT + 99 others); Sat, 28 Aug 2021 09:19:35 -0400 Received: from relay04.th.seeweb.it ([5.144.164.165]:46685 "EHLO relay04.th.seeweb.it" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234418AbhH1NTX (ORCPT ); Sat, 28 Aug 2021 09:19:23 -0400 Received: from localhost.localdomain (83.6.168.105.neoplus.adsl.tpnet.pl [83.6.168.105]) by m-r1.th.seeweb.it (Postfix) with ESMTPA id CBA0E201A4; Sat, 28 Aug 2021 15:18:30 +0200 (CEST) From: Konrad Dybcio To: ~postmarketos/upstreaming@lists.sr.ht Cc: martin.botka@somainline.org, angelogioacchino.delregno@somainline.org, marijn.suijten@somainline.org, jamipkettunen@somainline.org, Konrad Dybcio , Rob Herring , Rob Herring , Mark Brown , Jonathan Cameron , Viresh Kumar , Sebastian Reichel , Sudeep Holla , Hector Martin , Vinod Koul , Lorenzo Pieralisi , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Andy Gross , Bjorn Andersson , linux-arm-msm@vger.kernel.org Subject: [PATCH v2 08/18] arm64: dts: qcom: sm6350: Add cpufreq-hw support Date: Sat, 28 Aug 2021 15:18:03 +0200 Message-Id: <20210828131814.29589-8-konrad.dybcio@somainline.org> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20210828131814.29589-1-konrad.dybcio@somainline.org> References: <20210828131814.29589-1-konrad.dybcio@somainline.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add cpufreq-hw node and assign qcom,freq-domain properties to CPUs to enable CPU clock scaling. Signed-off-by: Konrad Dybcio --- arch/arm64/boot/dts/qcom/sm6350.dtsi | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sm6350.dtsi b/arch/arm64/boot/dts/qcom/sm6350.dtsi index ee28c7cbab81..d945a44e63df 100644 --- a/arch/arm64/boot/dts/qcom/sm6350.dtsi +++ b/arch/arm64/boot/dts/qcom/sm6350.dtsi @@ -42,6 +42,7 @@ CPU0: cpu@0 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_0>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_0: l2-cache { compatible = "cache"; @@ -60,6 +61,7 @@ CPU1: cpu@100 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_100>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_100: l2-cache { compatible = "cache"; @@ -75,6 +77,7 @@ CPU2: cpu@200 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_200>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_200: l2-cache { compatible = "cache"; @@ -90,6 +93,7 @@ CPU3: cpu@300 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_300>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_300: l2-cache { compatible = "cache"; @@ -105,6 +109,7 @@ CPU4: cpu@400 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_400>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_400: l2-cache { compatible = "cache"; @@ -120,6 +125,7 @@ CPU5: cpu@500 { capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; next-level-cache = <&L2_500>; + qcom,freq-domain = <&cpufreq_hw 0>; #cooling-cells = <2>; L2_500: l2-cache { compatible = "cache"; @@ -136,6 +142,7 @@ CPU6: cpu@600 { capacity-dmips-mhz = <1894>; dynamic-power-coefficient = <703>; next-level-cache = <&L2_600>; + qcom,freq-domain = <&cpufreq_hw 1>; #cooling-cells = <2>; L2_600: l2-cache { compatible = "cache"; @@ -151,6 +158,7 @@ CPU7: cpu@700 { capacity-dmips-mhz = <1894>; dynamic-power-coefficient = <703>; next-level-cache = <&L2_700>; + qcom,freq-domain = <&cpufreq_hw 1>; #cooling-cells = <2>; L2_700: l2-cache { compatible = "cache"; @@ -623,6 +631,16 @@ rpmhcc: clock-controller { clocks = <&xo_board>; }; }; + + cpufreq_hw: cpufreq@18323000 { + compatible = "qcom,cpufreq-hw"; + reg = <0 0x18323000 0 0x1000>, <0 0x18325800 0 0x1000>; + reg-names = "freq-domain0", "freq-domain1"; + clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; + clock-names = "xo", "alternate"; + + #freq-domain-cells = <1>; + }; }; timer { -- 2.33.0