Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp3822457pxb; Mon, 30 Aug 2021 11:25:40 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz2fH2MX/CSG5o6ODFExiIB6loLJSmrkXbGLBGpg6Qt62Ibxja30qtrJjEIJ6h28Bjp5pmy X-Received: by 2002:a17:907:1c1f:: with SMTP id nc31mr9431501ejc.371.1630347939893; Mon, 30 Aug 2021 11:25:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630347939; cv=none; d=google.com; s=arc-20160816; b=TiczcJwQBzTPQOs47IqddqHngrzbOKXkCnrJ216zYHqbFYGSd1yaAVozxTKaATJUtt TVwv1pMIvIXtz/BOIgB9Fy6v8CsGrahzfd51TbDjRNmNaXS36I4fAmb/KzRo3JllBL7X /cq/Op+6svjA5rrPzwbOi1yIjkdMbtz7YK2jOnC1zx2+z7Dna/e/5vt+GKVo5F5O7N/1 COhN/d523P12gi8ZFsF1y+v294d+L8uUZzLr+yjXC6GSAm3RiDR0mH61LyMLtRXZ9wo3 7PlCZLyKGErlgsuFjQH1+EgY5JldmTZQBJxqhjO83JYlRhmiWv03wgk+yCmByCpRcKFh iFVA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=cD1KY4Q47wapytFT7NkUOM0ZWujN7tMjvgfXlU7kWDM=; b=Q5IHpzXKbc23dN8GInmRojQpbQ5KIOfkL0Qu4b0pgHWlnvKTx7vBAKQpdcWFb1Gxw/ nVba6qgPq8dg2VF+hURIUcsstYBB5J5Dwtt5FPWEUk3ZDP+Q2pmg/YplMlZlR33H8R1N guyyMi6GweDfInbR8f+DPgTMjh685QLpmd2kDHIn1/dn3ZKZpkHZDG+brcyeRItEtv6+ WXxHJyg7yKe+wH/SGSGNGfInCdoQhyykxPUbRwVMa87m8dFC7NR8hpOaHDUj+AhqHunL k9cQk0uKr60A7jw6x6mbPcdkUTDNSy5U4XRoqL7MNiFl9ZRbhjTw9l87lUu1tYq3Hjg2 epqA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q23si14773351ejj.178.2021.08.30.11.25.07; Mon, 30 Aug 2021 11:25:39 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238596AbhH3SY1 (ORCPT + 99 others); Mon, 30 Aug 2021 14:24:27 -0400 Received: from mga05.intel.com ([192.55.52.43]:57612 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238513AbhH3SYE (ORCPT ); Mon, 30 Aug 2021 14:24:04 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10092"; a="303905711" X-IronPort-AV: E=Sophos;i="5.84,364,1620716400"; d="scan'208";a="303905711" Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by fmsmga105.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 30 Aug 2021 11:23:09 -0700 X-IronPort-AV: E=Sophos;i="5.84,364,1620716400"; d="scan'208";a="540650946" Received: from yyu32-desk.sc.intel.com ([143.183.136.146]) by fmsmga002-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 30 Aug 2021 11:23:09 -0700 From: Yu-cheng Yu To: x86@kernel.org, "H. Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H.J. Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , "Ravi V. Shankar" , Dave Martin , Weijiang Yang , Pengfei Xu , Haitao Huang , Rick P Edgecombe Cc: Yu-cheng Yu Subject: [PATCH v30 02/10] x86/cet/ibt: Add user-mode Indirect Branch Tracking support Date: Mon, 30 Aug 2021 11:22:13 -0700 Message-Id: <20210830182221.3535-3-yu-cheng.yu@intel.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20210830182221.3535-1-yu-cheng.yu@intel.com> References: <20210830182221.3535-1-yu-cheng.yu@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Introduce user-mode Indirect Branch Tracking (IBT) support. Add routines for the setup/disable of IBT. Signed-off-by: Yu-cheng Yu Cc: Kees Cook --- v28: - When IBT feature is not present, make ibt_setup() return success, since this is a setup function. v27: - Change struct thread_shstk: ibt_enabled to ibt. - Create a helper for set/clear bits of MSR_IA32_U_CET. --- arch/x86/include/asm/cet.h | 9 ++++++ arch/x86/kernel/Makefile | 1 + arch/x86/kernel/ibt.c | 58 ++++++++++++++++++++++++++++++++++++++ 3 files changed, 68 insertions(+) create mode 100644 arch/x86/kernel/ibt.c diff --git a/arch/x86/include/asm/cet.h b/arch/x86/include/asm/cet.h index fb32cb093ebb..bc04b2d3487d 100644 --- a/arch/x86/include/asm/cet.h +++ b/arch/x86/include/asm/cet.h @@ -11,6 +11,7 @@ struct thread_shstk { u64 base; u64 size; u64 locked:1; + u64 ibt:1; }; #ifdef CONFIG_X86_SHADOW_STACK @@ -39,6 +40,14 @@ static inline int setup_signal_shadow_stack(int proc32, void __user *restorer) { static inline int restore_signal_shadow_stack(void) { return 0; } #endif +#ifdef CONFIG_X86_IBT +int ibt_setup(void); +void ibt_disable(void); +#else +static inline int ibt_setup(void) { return 0; } +static inline void ibt_disable(void) {} +#endif + #ifdef CONFIG_X86_SHADOW_STACK int prctl_cet(int option, u64 arg2); #else diff --git a/arch/x86/kernel/Makefile b/arch/x86/kernel/Makefile index 39e826b5cabd..cce07a920fec 100644 --- a/arch/x86/kernel/Makefile +++ b/arch/x86/kernel/Makefile @@ -152,6 +152,7 @@ obj-$(CONFIG_UNWINDER_GUESS) += unwind_guess.o obj-$(CONFIG_AMD_MEM_ENCRYPT) += sev.o obj-$(CONFIG_X86_SHADOW_STACK) += shstk.o obj-$(CONFIG_X86_SHADOW_STACK) += shstk.o cet_prctl.o +obj-$(CONFIG_X86_IBT) += ibt.o ### # 64 bit specific files ifeq ($(CONFIG_X86_64),y) diff --git a/arch/x86/kernel/ibt.c b/arch/x86/kernel/ibt.c new file mode 100644 index 000000000000..4ab7af33b274 --- /dev/null +++ b/arch/x86/kernel/ibt.c @@ -0,0 +1,58 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * ibt.c - Intel Indirect Branch Tracking support + * + * Copyright (c) 2021, Intel Corporation. + * Yu-cheng Yu + */ + +#include +#include +#include +#include +#include +#include + +static int ibt_set_clear_msr_bits(u64 set, u64 clear) +{ + u64 msr; + int r; + + fpregs_lock(); + + if (test_thread_flag(TIF_NEED_FPU_LOAD)) + fpregs_restore_userregs(); + + r = rdmsrl_safe(MSR_IA32_U_CET, &msr); + if (!r) { + msr = (msr & ~clear) | set; + r = wrmsrl_safe(MSR_IA32_U_CET, msr); + } + + fpregs_unlock(); + + return r; +} + +int ibt_setup(void) +{ + int r; + + if (!cpu_feature_enabled(X86_FEATURE_IBT)) + return 0; + + r = ibt_set_clear_msr_bits(CET_ENDBR_EN | CET_NO_TRACK_EN, 0); + if (!r) + current->thread.shstk.ibt = 1; + + return r; +} + +void ibt_disable(void) +{ + if (!current->thread.shstk.ibt) + return; + + ibt_set_clear_msr_bits(0, CET_ENDBR_EN); + current->thread.shstk.ibt = 0; +} -- 2.21.0