Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp4586798pxb; Tue, 31 Aug 2021 08:33:08 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxtx/1JA+wUbaP7u8ywIVRJMDblJOiURhVV76BFX5ZXzooBfeXUYVHsBvf9jCqfTjDD4DN6 X-Received: by 2002:a5d:560e:: with SMTP id l14mr18874226wrv.205.1630423988181; Tue, 31 Aug 2021 08:33:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630423988; cv=none; d=google.com; s=arc-20160816; b=EyjQ5YPh0iwKIxJfwP0Vz+aU05FFokBVYPbMvg+ZmQNNBIi6lHLWjP/CehEu+IBLGs lt8cs4EeALwCNfoRVQCDkDPdIciaa1uv+dfrPghfzKRTAb2rHM9SAiXdGY6AtNkbFssZ buCwGWxmOXJLZGozS7TuNvJFfeXMLItQXQPxwRTeyR/NvoMiVqlnvCZwf767W2mrkEFr NEpp2SMnc1/ytWN2/nHeOjOzbVijxdWxjAdlo7UwPPB/MRZnGJ8WRgyePAhqSzq/WvEP OEyshpkCR1jSVX368fwrkwjGW2K9Ve8f59t6dZt6x6cu0b9t4s0JyBjS7rK1NR67sDJu bEKw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=JU0ORv8xALIzRyTc2G/fAIzydYETp5J0m/dw8byxgP4=; b=gjZzX9aKmHruEkqcKXfa8vrH7i6agOdsgceGp/obEmgQsT3jID5mn2M+CHaOfyUSe8 DEQm83FylSHDyhgBJMO+oPLKfVyupwt4xCWr9MRZqVnKVMJ6hfqAWhboGryM92OMF2ij 8OTFMvvrubBP/o43oAR9N3xVN0Ebf6PaFHIp1LQvFW9mpWU4ZcDSKHNa8/WAzJyF2/sH ufBOD1KiES/eFHH7GqS06MSqvma7MjleDn5vSpeelUmcOyXuQLIhCawbsa1rBeLWC04A y3NqYCV2emuA/AbRFUCaReFZoeC5ad2Ycq/FsBj62qB/PYheLota3qLI08nnOi+B5QfU 6a2w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=saxxPmkc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b14si15208261edd.76.2021.08.31.08.32.41; Tue, 31 Aug 2021 08:33:08 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=saxxPmkc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239175AbhHaPaI (ORCPT + 99 others); Tue, 31 Aug 2021 11:30:08 -0400 Received: from m43-7.mailgun.net ([69.72.43.7]:29636 "EHLO m43-7.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238853AbhHaPaH (ORCPT ); Tue, 31 Aug 2021 11:30:07 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1630423752; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=JU0ORv8xALIzRyTc2G/fAIzydYETp5J0m/dw8byxgP4=; b=saxxPmkcDZwpR4DYk1LxwXvv6UGvKklulBQbQLlrXPTlm7wKTFsak2F1GIAabfYwOSxjMsEp NPc38gR3FVq6XecpqfIE7KRDDGyCkTulwWDSmEcTxAy7ZRTn1pd1bWFGhktwuzjRFAcCIM/i v5eudyeJEAzk7TP0WIEZclaCTpc= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n07.prod.us-west-2.postgun.com with SMTP id 612e4ab440d2129ac1eb7c4e (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Tue, 31 Aug 2021 15:28:52 GMT Sender: rajpat=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 39800C43460; Tue, 31 Aug 2021 15:28:52 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: rajpat) by smtp.codeaurora.org (Postfix) with ESMTPSA id A55BEC4338F; Tue, 31 Aug 2021 15:28:51 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Tue, 31 Aug 2021 20:58:51 +0530 From: rajpat@codeaurora.org To: Stephen Boyd Cc: Andy Gross , Bjorn Andersson , Rob Herring , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, rnayak@codeaurora.org, saiprakash.ranjan@codeaurora.org, msavaliy@qti.qualcomm.com, skakit@codeaurora.org Subject: Re: [PATCH V6 6/7] arm64: dts: sc7280: Add QUPv3 wrapper_1 nodes In-Reply-To: References: <1629983731-10595-1-git-send-email-rajpat@codeaurora.org> <1629983731-10595-7-git-send-email-rajpat@codeaurora.org> Message-ID: <18995b9913c9acb7880b01a4f61ee5d0@codeaurora.org> X-Sender: rajpat@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-08-26 23:41, Stephen Boyd wrote: > Quoting Rajesh Patil (2021-08-26 06:15:30) >> diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi >> b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi >> index 7c106c0..65126a7 100644 >> --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi >> +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi >> @@ -225,6 +225,10 @@ >> status = "okay"; >> }; >> >> +&qupv3_id_1 { >> + status = "okay"; >> +}; >> + > > Why enable this here but not any of the i2c/spi/uart devices that are a > child? Can this hunk be split off to a different patch? > Currently there is no usecase on qup1 and hence not enabled. Regarding splitting this, I did not get the exact reason why we need to split. This patch adds all the qup wrapper1 nodes and we are enabling it in board file. >> &sdhc_1 { >> status = "okay"; >> >> diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi >> b/arch/arm64/boot/dts/qcom/sc7280.dtsi >> index a3c11b0..32f411f 100644 >> --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi >> +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi >> @@ -2040,6 +2469,46 @@ >> function = "qup07"; >> }; >> >> + qup_i2c8_data_clk:qup-i2c8-data-clk { > > Unstick please. > OKay. >> + pins = "gpio32", "gpio33"; >> + function = "qup10"; >> + }; >> + >> + qup_i2c9_data_clk:qup-i2c9-data-clk { >> + pins = "gpio36", "gpio37"; >> + function = "qup11"; >> + }; >> + >> + qup_i2c10_data_clk:qup-i2c10-data-clk { >> + pins = "gpio40", "gpio41"; >> + function = "qup12"; >> + }; >> + >> + qup_i2c11_data_clk:qup-i2c11-data-clk { >> + pins = "gpio44", "gpio45"; >> + function = "qup13"; >> + }; >> + >> + qup_i2c12_data_clk:qup-i2c12-data-clk { >> + pins = "gpio48", "gpio49"; >> + function = "qup14"; >> + }; >> + >> + qup_i2c13_data_clk:qup-i2c13-data-clk { >> + pins = "gpio52", "gpio53"; >> + function = "qup15"; >> + }; >> + >> + qup_i2c14_data_clk:qup-i2c14-data-clk { >> + pins = "gpio56", "gpio57"; >> + function = "qup16"; >> + }; >> + >> + qup_i2c15_data_clk:qup-i2c15-data-clk { >> + pins = "gpio60", "gpio61"; >> + function = "qup17"; >> + }; > > All of these. > >> + >> qup_spi0_data_clk: qup-spi0-data-clk { >> pins = "gpio0", "gpio1", "gpio2"; >> function = "qup00";