Received: by 2002:a05:6a10:1d13:0:0:0:0 with SMTP id pp19csp1061293pxb; Wed, 1 Sep 2021 16:34:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJySjKFXOyap1qdoJnXMDvUY01ujJhm6iULJitfqrTbXjlAg1057MWyDVlfAQSF7RNZ4B5nO X-Received: by 2002:a92:b749:: with SMTP id c9mr181035ilm.160.1630539288973; Wed, 01 Sep 2021 16:34:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630539288; cv=none; d=google.com; s=arc-20160816; b=aiI8QpCCcd7V18JyZbLa8culnD8ufmXXGPLYtdPOt/p5TbLsh4MLAMLPddhdrJttTo 2hdg/oDTXB3IwmmrmqluNs2clfFUCZVFSIQmFsQqgfd01KU7MthED8YvL/ql5rxGKlkp Eyr6jbxiufzBeuhks0xpJh5/PR/LSsiS2XeJ9/tfvwVZKi7V0CsqKaT0toDg29CE24eu FsZ58td3RIM9/FaQjhBw7d1ObpOx8VEjLurKZaaBg9J2I5ZBAz9FHSoKe2FaJJpJCeEt QLr+OysrNExtUvM+LEjHhU81fdwDSTe77oc2i2bsQS/xDRepFykW4cqVJtE3mGFNNHJW f8fQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=tPUheJaZHBcw4vca9HyUxGYJolSn/dkPnRtCmems3Kk=; b=Nr0LpPd3k+BZtxZeex0rCM2mefeGD57XhGFnz51LFAJBV+haqct6RluuEAyyh8FUrg azj0PSr7yx+B0Nn6kvN8fuJr0JNE5ycyQ6W61kCGvO8lCB8PvX6eQSjeHok4IcHgpipU zqE8yqwyKEyL1Dc60S09yqal0JibPVKYmuG9eGL1gD8vPhw85CftOUTs2g342HxLiPUB 6b6c2lTmB/+GuplqwW87Lvjoh1VcxGSn42gXfjwCVmpEVG/tGwki8AF8UTa7tCFnOWb3 FD1Sr/m+atIWA+99CwIMy+Qxl2nPRoyE74nu4ceK88ikN9XNHFtLPm5uF38QIVy3BB6A D7QQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=XBRkHtg5; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b4si252956ile.87.2021.09.01.16.34.37; Wed, 01 Sep 2021 16:34:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=XBRkHtg5; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S244947AbhIAWJf (ORCPT + 99 others); Wed, 1 Sep 2021 18:09:35 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:52340 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233019AbhIAWJa (ORCPT ); Wed, 1 Sep 2021 18:09:30 -0400 Received: from mail-il1-x132.google.com (mail-il1-x132.google.com [IPv6:2607:f8b0:4864:20::132]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id EC815C061575 for ; Wed, 1 Sep 2021 15:08:32 -0700 (PDT) Received: by mail-il1-x132.google.com with SMTP id a1so31488ilj.6 for ; Wed, 01 Sep 2021 15:08:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=tPUheJaZHBcw4vca9HyUxGYJolSn/dkPnRtCmems3Kk=; b=XBRkHtg5GUG48wrLz+RUhRTD7Q7TWZFMtYe69RP+BmyRwImiVD2LD83lEVcJTo+HE0 XMDBWHB3Il+/uvFYFRnBOOgEb6KO9VTDo0rKZrTe7FxM87LjoQDRcjyqYNkIwOHOHD/X fYaWNizVlQ+kn5Pdxs0gShGtRFvReUizq5VH+bWHy5E4rowruiih+MC8iU/NbUriSMMh C2fpPAwih/gSvxg8n/52V7XpcyPrrm8yu6hDs7WSD1jJ0Q2eZCZJGUMl5yafDxyIjfSd FoZzcMXOAtCRsUfvWIF6gohZFSLO1o8TVvFiKnL/HBNmiZWmiiFjjvMgaaS+gubMIlf+ LUbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=tPUheJaZHBcw4vca9HyUxGYJolSn/dkPnRtCmems3Kk=; b=BQyOh9dZwFKN/+/A5PWkrvVzGVDqart6vLiWMG1fm/bEJgEiZCP+HHLVD4Xm4iKzh3 edlLre4qF4rx0Sznituq10BKOYz/+bNKDrNuFtWEVOTKQGy5uNFYRyiPdJ636HIw9MVa I8SJV80wsE7eAieMPqxT4QEoXix/NmufVzBNdo0KO7GzCw2ZUAwFA1W4R8e2bwk2jK5u 451CkNZj9d0COHGYrkoaMQBXpW1VH0fKBvRhO/I3Ebii9/5bvbygLvwyc55+0jekdMVo KT/PViaTdve34y9n6S3p+DNopyjNbdRoFyAeW2CiU81+iXaB64X0COp5vmlR3G3tEH5L hv0g== X-Gm-Message-State: AOAM530WL2NJhQc/GahteOHud0GAiS5nUAuxTC9/FX7yqx3NPsEbBT/P wPIAY60ZJ3Chx2UGfltk4FHmRg== X-Received: by 2002:a92:870b:: with SMTP id m11mr1143869ild.132.1630534112153; Wed, 01 Sep 2021 15:08:32 -0700 (PDT) Received: from google.com (194.225.68.34.bc.googleusercontent.com. [34.68.225.194]) by smtp.gmail.com with ESMTPSA id p15sm490025ilc.12.2021.09.01.15.08.31 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 01 Sep 2021 15:08:31 -0700 (PDT) Date: Wed, 1 Sep 2021 22:08:28 +0000 From: Oliver Upton To: Raghavendra Rao Ananta Cc: Paolo Bonzini , Marc Zyngier , James Morse , Alexandru Elisei , Suzuki K Poulose , Catalin Marinas , Will Deacon , Peter Shier , Ricardo Koller , Reiji Watanabe , Jing Zhang , linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, linux-kernel@vger.kernel.org, kvm@vger.kernel.org Subject: Re: [PATCH v3 02/12] KVM: arm64: selftests: Add write_sysreg_s and read_sysreg_s Message-ID: References: <20210901211412.4171835-1-rananta@google.com> <20210901211412.4171835-3-rananta@google.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Sep 01, 2021 at 09:28:28PM +0000, Oliver Upton wrote: > On Wed, Sep 01, 2021 at 09:14:02PM +0000, Raghavendra Rao Ananta wrote: > > For register names that are unsupported by the assembler or the ones > > without architectural names, add the macros write_sysreg_s and > > read_sysreg_s to support them. > > > > The functionality is derived from kvm-unit-tests and kernel's > > arch/arm64/include/asm/sysreg.h. > > > > Signed-off-by: Raghavendra Rao Ananta > > Would it be possible to just include ? See > tools/arch/arm64/include/asm/sysreg.h Geez, sorry for the noise. I mistakenly searched from the root of my repository, not the tools/ directory. In any case, you could perhaps just drop the kernel header there just to use the exact same source for kernel and selftest. Thanks, Oliver > > --- > > .../selftests/kvm/include/aarch64/processor.h | 61 +++++++++++++++++++ > > 1 file changed, 61 insertions(+) > > > > diff --git a/tools/testing/selftests/kvm/include/aarch64/processor.h b/tools/testing/selftests/kvm/include/aarch64/processor.h > > index 3cbaf5c1e26b..082cc97ad8d3 100644 > > --- a/tools/testing/selftests/kvm/include/aarch64/processor.h > > +++ b/tools/testing/selftests/kvm/include/aarch64/processor.h > > @@ -118,6 +118,67 @@ void vm_install_exception_handler(struct kvm_vm *vm, > > void vm_install_sync_handler(struct kvm_vm *vm, > > int vector, int ec, handler_fn handler); > > > > +/* > > + * ARMv8 ARM reserves the following encoding for system registers: > > + * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", > > + * C5.2, version:ARM DDI 0487A.f) > > + * [20-19] : Op0 > > + * [18-16] : Op1 > > + * [15-12] : CRn > > + * [11-8] : CRm > > + * [7-5] : Op2 > > + */ > > +#define Op0_shift 19 > > +#define Op0_mask 0x3 > > +#define Op1_shift 16 > > +#define Op1_mask 0x7 > > +#define CRn_shift 12 > > +#define CRn_mask 0xf > > +#define CRm_shift 8 > > +#define CRm_mask 0xf > > +#define Op2_shift 5 > > +#define Op2_mask 0x7 > > + > > +/* > > + * When accessed from guests, the ARM64_SYS_REG() doesn't work since it > > + * generates a different encoding for additional KVM processing, and is > > + * only suitable for userspace to access the register via ioctls. > > + * Hence, define a 'pure' sys_reg() here to generate the encodings as per spec. > > + */ > > +#define sys_reg(op0, op1, crn, crm, op2) \ > > + (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ > > + ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ > > + ((op2) << Op2_shift)) > > + > > +asm( > > +" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" > > +" .equ .L__reg_num_x\\num, \\num\n" > > +" .endr\n" > > +" .equ .L__reg_num_xzr, 31\n" > > +"\n" > > +" .macro mrs_s, rt, sreg\n" > > +" .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n" > > +" .endm\n" > > +"\n" > > +" .macro msr_s, sreg, rt\n" > > +" .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n" > > +" .endm\n" > > +); > > + > > +/* > > + * read_sysreg_s() and write_sysreg_s()'s 'reg' has to be encoded via sys_reg() > > + */ > > +#define read_sysreg_s(reg) ({ \ > > + u64 __val; \ > > + asm volatile("mrs_s %0, "__stringify(reg) : "=r" (__val)); \ > > + __val; \ > > +}) > > + > > +#define write_sysreg_s(reg, val) do { \ > > + u64 __val = (u64)val; \ > > + asm volatile("msr_s "__stringify(reg) ", %x0" : : "rZ" (__val));\ > > +} while (0) > > + > > #define write_sysreg(reg, val) \ > > ({ \ > > u64 __val = (u64)(val); \ > > -- > > 2.33.0.153.gba50c8fa24-goog > >