Received: by 2002:a05:6a10:eb17:0:0:0:0 with SMTP id hx23csp3407581pxb; Mon, 6 Sep 2021 21:29:26 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwhfevCQ5xWUOCAkzMzVUynNrDA9Vpplfode1eqISF3xa0FUt6LnnDwMtvEHZ1cFyKzQrk2 X-Received: by 2002:a17:906:1f81:: with SMTP id t1mr16929844ejr.510.1630988965937; Mon, 06 Sep 2021 21:29:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1630988965; cv=none; d=google.com; s=arc-20160816; b=XdRraXP4SnihOSb25NUKt3tf8qThHbv+HG9jjxB8Gct3PndXX7z7XHg9BnxVTcmT6O pBYPVtdq31HvvvEO8Qf0uPon7yUNIxLo6YWttV/O3LUsaBxBA7GUlULy/nAOOLq2q7tL e1x3GruthqEGXe+9rKwIKITr8M3MTm1mPJejTXJhISamt3ZxfmyY7yJasYWDJaPdGAK/ u/Nt5/hcqvcRszxWmKNwZoDDdpblGhYI7p09+hN6hDLWflWIeAqcfjQHzSjyPdnAAE71 JvalUBpqmbWriHgCecvcuwWdtjrPfJTIflNZjgCrvPvljhZzSoIbgLTSae5re09JtNrn PNXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=Ow+onKpBk7EqeSyUWWbMN5sFT2A9upm+98u8MZoephk=; b=iLKQTqnAGMzbDHZ3e1i08/tP8fRK10mBoIK2bI48XrdRVKx3aVpFtoS4kKuMPRwS6Y GYO+wYiO9U2In4MlTN72C1aFW0WOsAy+5kMyzAWXofYbiebdMoFlPqf6vpsm8ZE0fD86 fzfd5+mQpwEmzAlDmc8dRpVnqtIrGDd1TSDErkM6N+lcV705El7M53ufh6qEelsU28ps 2WJCDessUPUUbfnU0vBvT18D5EINu7htFXHxOBfK9bDxhLh7Tslz0G//ObWgzGFpqR16 FSxmBtR2lMc+Iq7edrMXPXRoSFjuFZn4RJNh4x9lmGjqHL0gs3NHhvzpcOEm8z6D4PmR QQBQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l24si9589943edr.77.2021.09.06.21.29.02; Mon, 06 Sep 2021 21:29:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229847AbhIGE0W (ORCPT + 99 others); Tue, 7 Sep 2021 00:26:22 -0400 Received: from mo-csw1516.securemx.jp ([210.130.202.155]:58200 "EHLO mo-csw.securemx.jp" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229456AbhIGE0V (ORCPT ); Tue, 7 Sep 2021 00:26:21 -0400 Received: by mo-csw.securemx.jp (mx-mo-csw1516) id 1874PEhb031756; Tue, 7 Sep 2021 13:25:14 +0900 X-Iguazu-Qid: 34trVrK16G5dw5DW2U X-Iguazu-QSIG: v=2; s=0; t=1630988714; q=34trVrK16G5dw5DW2U; m=d+hNUk+CCg0no2MI3kacZBgxgN7HA3TQyMzri5UixKc= Received: from imx12-a.toshiba.co.jp (imx12-a.toshiba.co.jp [61.202.160.135]) by relay.securemx.jp (mx-mr1513) id 1874PDQf006766 (version=TLSv1.2 cipher=AES128-GCM-SHA256 bits=128 verify=NOT); Tue, 7 Sep 2021 13:25:13 +0900 Received: from enc02.toshiba.co.jp (enc02.toshiba.co.jp [61.202.160.51]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by imx12-a.toshiba.co.jp (Postfix) with ESMTPS id 969A610009A for ; Tue, 7 Sep 2021 13:25:09 +0900 (JST) Received: from hop101.toshiba.co.jp ([133.199.85.107]) by enc02.toshiba.co.jp with ESMTP id 1874P9be032430 for ; Tue, 7 Sep 2021 13:25:09 +0900 From: Nobuhiro Iwamatsu To: linux-arm-kernel@lists.infradead.org Cc: punit1.agrawal@toshiba.co.jp, yuji2.ishikawa@toshiba.co.jp, linux-kernel@vger.kernel.org, Nobuhiro Iwamatsu Subject: [PATCH] arm64: dts: visconti: Add PCIe host controller support for TMPV7708 SoC Date: Tue, 7 Sep 2021 13:25:00 +0900 X-TSB-HOP: ON Message-Id: <20210907042500.1525771-1-nobuhiro1.iwamatsu@toshiba.co.jp> X-Mailer: git-send-email 2.32.0 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add PCIe node and fixed clock for PCIe in TMPV7708's dtsi, and tmpv7708-rm-mbrc boards's dts. Signed-off-by: Nobuhiro Iwamatsu --- .../boot/dts/toshiba/tmpv7708-rm-mbrc.dts | 6 +++ arch/arm64/boot/dts/toshiba/tmpv7708.dtsi | 52 +++++++++++++++++++ 2 files changed, 58 insertions(+) diff --git a/arch/arm64/boot/dts/toshiba/tmpv7708-rm-mbrc.dts b/arch/arm64/boot/dts/toshiba/tmpv7708-rm-mbrc.dts index 29a4d9fc1e47..9375b0faeea2 100644 --- a/arch/arm64/boot/dts/toshiba/tmpv7708-rm-mbrc.dts +++ b/arch/arm64/boot/dts/toshiba/tmpv7708-rm-mbrc.dts @@ -76,3 +76,9 @@ &pwm_mux { &pwm { status = "okay"; }; + +&pcie { + status = "okay"; + clocks = <&extclk100mhz>, <&clk600mhz>, <&clk25mhz>; + clock-names = "ref", "core", "aux"; +}; diff --git a/arch/arm64/boot/dts/toshiba/tmpv7708.dtsi b/arch/arm64/boot/dts/toshiba/tmpv7708.dtsi index 4b4231ff43cf..5db9a012d6fc 100644 --- a/arch/arm64/boot/dts/toshiba/tmpv7708.dtsi +++ b/arch/arm64/boot/dts/toshiba/tmpv7708.dtsi @@ -134,6 +134,13 @@ uart_clk: uart-clk { #clock-cells = <0>; }; + clk25mhz: clk25mhz { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <25000000>; + clock-output-names = "clk25mhz"; + }; + clk125mhz: clk125mhz { compatible = "fixed-clock"; clock-frequency = <125000000>; @@ -148,6 +155,20 @@ clk300mhz: clk300mhz { clock-output-names = "clk300mhz"; }; + clk600mhz: clk600mhz { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <600000000>; + clock-output-names = "clk600mhz"; + }; + + extclk100mhz: extclk100mhz { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <100000000>; + clock-output-names = "extclk100mhz"; + }; + wdt_clk: wdt-clk { compatible = "fixed-clock"; clock-frequency = <150000000>; @@ -441,6 +462,37 @@ pwm: pwm@241c0000 { #pwm-cells = <2>; status = "disabled"; }; + + pcie: pcie@28400000 { + compatible = "toshiba,visconti-pcie"; + reg = <0x0 0x28400000 0x0 0x00400000>, + <0x0 0x70000000 0x0 0x10000000>, + <0x0 0x28050000 0x0 0x00010000>, + <0x0 0x24200000 0x0 0x00002000>, + <0x0 0x24162000 0x0 0x00001000>; + reg-names = "dbi", "config", "ulreg", "smu", "mpu"; + device_type = "pci"; + bus-range = <0x00 0xff>; + num-lanes = <2>; + num-viewport = <8>; + + #address-cells = <3>; + #size-cells = <2>; + #interrupt-cells = <1>; + ranges = <0x81000000 0 0x40000000 0 0x40000000 0 0x00010000 + 0x82000000 0 0x50000000 0 0x50000000 0 0x20000000>; + interrupts = , + ; + interrupt-names = "msi", "intr"; + interrupt-map-mask = <0 0 0 7>; + interrupt-map = + <0 0 0 1 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 2 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 3 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 4 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; + max-link-speed = <2>; + status = "disabled"; + }; }; }; -- 2.32.0