Received: by 2002:a05:6a10:eb17:0:0:0:0 with SMTP id hx23csp1354428pxb; Fri, 10 Sep 2021 04:11:12 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxNM+AKZYi9rqNFBzEzJNwDhuhGxwpJP9P4pOUj3fKcYK4brxcjTsMWF1f3gFDNz8kL2djM X-Received: by 2002:a5d:851a:: with SMTP id q26mr6448028ion.163.1631272271875; Fri, 10 Sep 2021 04:11:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631272271; cv=none; d=google.com; s=arc-20160816; b=soSnADikVwviyJHwoFjmumNx7dNbi0JO9cru6PVxPlitA2C/UGXxeKYdKjIUMCHars vYKsfd8Si11YVzb60MlUkCSqH9AEa+HkA4Wkhsy9jTgZCi7lgMnU/OVcYUtP5JHRhpdv ZavxVT0nlEk8pW2EPp4WRkaOG0ydwK+7dx+uc3aaGWfrCleqtLXJ4oH7OBtMC3z1UDeq AM4axE0YBiNeQZR3se81Yr/fVs+IKOEWXFI4CYl12QbTbcvnI7Qm+F4Cmr9eE9nxbThb V8UkzNgFCIhCXYbAqwy/BP6aO/XzMiwuWB47xs5Iu+T/ZBAmXj2/OxhM8vehW4m9Y/3a 64JA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id; bh=6Ua5dY26xM9il0IrtId2LWOlX0BaX4OBoY8D0GJ/m3s=; b=e5u8+XrfcYk5bQds5p3rJX+APo1rSDZzAQH8eRBmzBj5DS9TWIwISTI+AQjLEQUyR1 zQ5WOS6Vm3FbDXlHD+/WoWo1f/MEjs8abkoTduAV8bCOCuwkKn8PnRbawbYPmKzGnOmL slnxVQ2SBjkcmgTe+4vtosSgYZhN9nekF+mRxbdeUPjiC5uA9T+ksFzheNet5DHFv4Tp SgUyHzCfCFbTDyXbeR/qWJhdBpTxZnY3pRBQQLj81rjnfuLZUl4UC0Pz/EVhCpLLx41l DOsTpGBUFJa3KG0ZVsqhjPgGjXcfwzuOZNaOwQWnlJN5UaRQFRjygSOR8x8INkzEca7/ 1xuw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a4si5380125ilt.54.2021.09.10.04.10.59; Fri, 10 Sep 2021 04:11:11 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232654AbhIJLLB (ORCPT + 99 others); Fri, 10 Sep 2021 07:11:01 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:48744 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S232415AbhIJLLB (ORCPT ); Fri, 10 Sep 2021 07:11:01 -0400 X-UUID: d97ea888d37f4ea18813064501a3958d-20210910 X-UUID: d97ea888d37f4ea18813064501a3958d-20210910 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 162644141; Fri, 10 Sep 2021 19:09:46 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Fri, 10 Sep 2021 19:09:45 +0800 Received: from mtksdccf07 (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Fri, 10 Sep 2021 19:09:45 +0800 Message-ID: <9845ce7c9c2236210d9f730a00eec7071572a0a4.camel@mediatek.com> Subject: Re: [v2 19/24] clk: mediatek: Add MT8195 vencsys clock support From: Chun-Jie Chen To: Chen-Yu Tsai , Stephen Boyd CC: Matthias Brugger , Nicolas Boichat , Rob Herring , "moderated list:ARM/FREESCALE IMX / MXC ARM ARCHITECTURE" , LKML , "moderated list:ARM/Mediatek SoC support" , , "Devicetree List" , srv_heupstream , Project_Global_Chrome_Upstream_Group Date: Fri, 10 Sep 2021 19:09:45 +0800 In-Reply-To: References: <20210820111504.350-1-chun-jie.chen@mediatek.com> <20210820111504.350-20-chun-jie.chen@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.28.5-0ubuntu0.18.04.2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, 2021-08-25 at 19:03 +0800, Chen-Yu Tsai wrote: > On Fri, Aug 20, 2021 at 7:31 PM Chun-Jie Chen > wrote: > > > > Add MT8195 vencsys clock controller which provide clock gate > > control for video encoder. > > > > Signed-off-by: Chun-Jie Chen > > --- > > drivers/clk/mediatek/Makefile | 2 +- > > drivers/clk/mediatek/clk-mt8195-venc.c | 69 > > ++++++++++++++++++++++++++ > > 2 files changed, 70 insertions(+), 1 deletion(-) > > create mode 100644 drivers/clk/mediatek/clk-mt8195-venc.c > > > > diff --git a/drivers/clk/mediatek/Makefile > > b/drivers/clk/mediatek/Makefile > > index 3c8c8cdbd3ef..82ffcc4f2c52 100644 > > --- a/drivers/clk/mediatek/Makefile > > +++ b/drivers/clk/mediatek/Makefile > > @@ -82,6 +82,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_VDECSYS) += clk- > > mt8192-vdec.o > > obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o > > obj-$(CONFIG_COMMON_CLK_MT8195) += clk-mt8195-apmixedsys.o clk- > > mt8195-topckgen.o clk-mt8195-peri_ao.o clk-mt8195-infra_ao.o clk- > > mt8195-cam.o \ > > clk-mt8195-ccu.o clk- > > mt8195-img.o clk-mt8195-ipe.o clk-mt8195-mfg.o clk-mt8195- > > scp_adsp.o \ > > - clk-mt8195-vdec.o clk- > > mt8195-vdo0.o clk-mt8195-vdo1.o > > + clk-mt8195-vdec.o clk- > > mt8195-vdo0.o clk-mt8195-vdo1.o clk-mt8195-venc.o > > obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o > > obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o > > diff --git a/drivers/clk/mediatek/clk-mt8195-venc.c > > b/drivers/clk/mediatek/clk-mt8195-venc.c > > new file mode 100644 > > index 000000000000..10702a4ad5ff > > --- /dev/null > > +++ b/drivers/clk/mediatek/clk-mt8195-venc.c > > @@ -0,0 +1,69 @@ > > +// SPDX-License-Identifier: (GPL-2.0 OR MIT) > > +// > > +// Copyright (c) 2021 MediaTek Inc. > > +// Author: Chun-Jie Chen > > + > > +#include "clk-gate.h" > > +#include "clk-mtk.h" > > + > > +#include > > +#include > > +#include > > + > > +static const struct mtk_gate_regs venc_cg_regs = { > > + .set_ofs = 0x4, > > + .clr_ofs = 0x8, > > + .sta_ofs = 0x0, > > +}; > > + > > +#define GATE_VENC(_id, _name, _parent, _shift) \ > > + GATE_MTK(_id, _name, _parent, &venc_cg_regs, _shift, > > &mtk_clk_gate_ops_setclr_inv) > > + > > +static const struct mtk_gate venc_clks[] = { > > + GATE_VENC(CLK_VENC_LARB, "venc_larb", "top_venc", 0), > > + GATE_VENC(CLK_VENC_VENC, "venc_venc", "top_venc", 4), > > + GATE_VENC(CLK_VENC_JPGENC, "venc_jpgenc", "top_venc", 8), > > + GATE_VENC(CLK_VENC_JPGDEC, "venc_jpgdec", "top_venc", 12), > > + GATE_VENC(CLK_VENC_JPGDEC_C1, "venc_jpgdec_c1", "top_venc", > > 16), > > + GATE_VENC(CLK_VENC_GALS, "venc_gals", "top_venc", 28), > > +}; > > + > > +static const struct mtk_gate venc_core1_clks[] = { > > + GATE_VENC(CLK_VENC_CORE1_LARB, "venc_core1_larb", > > "top_venc", 0), > > + GATE_VENC(CLK_VENC_CORE1_VENC, "venc_core1_venc", > > "top_venc", 4), > > + GATE_VENC(CLK_VENC_CORE1_JPGENC, "venc_core1_jpgenc", > > "top_venc", 8), > > + GATE_VENC(CLK_VENC_CORE1_JPGDEC, "venc_core1_jpgdec", > > "top_venc", 12), > > + GATE_VENC(CLK_VENC_CORE1_JPGDEC_C1, "venc_core1_jpgdec_c1", > > "top_venc", 16), > > + GATE_VENC(CLK_VENC_CORE1_GALS, "venc_core1_gals", > > "top_venc", 28), > > The two hardware blocks look the same. Are there any actual > differences? These two hardware blocks are same, like venc core0 and core1. Based on performance requirement we can choose to run one core or two cores. Thanks! Best Regards, Chun-Jie > I am somewhat skeptical about using different compatible strings just > to provide different clock names. This is normally handled with > "clock-output-names" properties in the device tree. > > ChenYu > > > +}; > > + > > +static const struct mtk_clk_desc venc_desc = { > > + .clks = venc_clks, > > + .num_clks = ARRAY_SIZE(venc_clks), > > +}; > > + > > +static const struct mtk_clk_desc venc_core1_desc = { > > + .clks = venc_core1_clks, > > + .num_clks = ARRAY_SIZE(venc_core1_clks), > > +}; > > + > > +static const struct of_device_id of_match_clk_mt8195_venc[] = { > > + { > > + .compatible = "mediatek,mt8195-vencsys", > > + .data = &venc_desc, > > + }, { > > + .compatible = "mediatek,mt8195-vencsys_core1", > > + .data = &venc_core1_desc, > > + }, { > > + /* sentinel */ > > + } > > +}; > > + > > +static struct platform_driver clk_mt8195_venc_drv = { > > + .probe = mtk_clk_simple_probe, > > + .driver = { > > + .name = "clk-mt8195-venc", > > + .of_match_table = of_match_clk_mt8195_venc, > > + }, > > +}; > > +builtin_platform_driver(clk_mt8195_venc_drv); > > -- > > 2.18.0 > > _______________________________________________ > > Linux-mediatek mailing list > > Linux-mediatek@lists.infradead.org > > https://urldefense.com/v3/__http://lists.infradead.org/mailman/listinfo/linux-mediatek__;!!CTRNKA9wMg0ARbw!y1_g6m5bndRYKNdAsx1SEqMln7Rc-AmZ63Tn_4fTkT24K04mXhjGMOYcO1ew0k99Y72C$ > >