Received: by 2002:a05:6a10:6d25:0:0:0:0 with SMTP id gq37csp1611935pxb; Mon, 13 Sep 2021 01:18:27 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxlE/M4KP1M9rjcXji3dDl6BXIt2DsjPU1OKaa73UyDxTBEFRT/5phnA152SGQktB9JKlcQ X-Received: by 2002:a17:906:2418:: with SMTP id z24mr5489101eja.105.1631521106799; Mon, 13 Sep 2021 01:18:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631521106; cv=none; d=google.com; s=arc-20160816; b=EN7QNOp/tOkX5fzgNyMn+jjXJ1rPDJDSi5zSiiU/4SNRn1Vn5Vp4ZZyUtOfyeJvA8Q JKtgSOnrREUScPCf0B4vYss6Mia/xKFTzJwP5uJam/BiQU9O22Vvj44T80JSdPtlDEgV yoCKtZYmLjF23pucGFmgTPsGxS8zr+8wRxzrBE6WzEcx2Etrca4O0mhh3u7hJu7MiTv3 1R7Qrd2e09F1vvQzklt5mU1VA4JcKV+ROunJhQGnHbJgNgC3JaprS02R3kZaGK3GnPx8 1W6M8b2j8AcMBArAZdazuvH21+SkBdfbbNuJMB92MtcVLiAIlKRQVRWfQMbwqXkU3vSs dyZQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=M5PzcZIacf1B3cCC//js2k24DhfED83mTjpeYXL0fmI=; b=cIaZzEg2UZ/vO7X/l02zvIOjHaaeV9WCWUj8W7GzIu1eMsy0BGXKrpHw9RmoCQXQh8 Ye5moEOCqNruR4XNnh4B8WyHsBg3qH5RDlGYeOSM9UYh9tZjEXcYURLNx7fHZ2vWdjnB KsgSNmcSYTtYI4NzHD7R+wS3HYJgTlMmXzC+CoWYpjFXAvC32L4+g/2UIbBdaE/C5eAl Q/AllX/Ws/uBRZLZ8wjRxQvFi+21tIc4fyOBluEnvW+a8Hy9uQEZxAGz/+hnIo7c+wGB gF12paxqEqtx+0fYCfgXkpte3jfjNCbN8Kp97q/i7Uv3Hs0TtFLb/nToFMHLSBDQpKUg o7JA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 18si5957707ejy.624.2021.09.13.01.17.58; Mon, 13 Sep 2021 01:18:26 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237958AbhIMIQK (ORCPT + 99 others); Mon, 13 Sep 2021 04:16:10 -0400 Received: from foss.arm.com ([217.140.110.172]:54896 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237952AbhIMIQD (ORCPT ); Mon, 13 Sep 2021 04:16:03 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id E3BE0101E; Mon, 13 Sep 2021 01:14:47 -0700 (PDT) Received: from e119884-lin.cambridge.arm.com (e119884-lin.cambridge.arm.com [10.1.196.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 0E76F3F5A1; Mon, 13 Sep 2021 01:14:45 -0700 (PDT) From: Vincenzo Frascino To: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kasan-dev@googlegroups.com Cc: vincenzo.frascino@arm.com, Andrew Morton , Catalin Marinas , Will Deacon , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Andrey Konovalov , Lorenzo Pieralisi Subject: [PATCH 4/5] arm64: mte: Add asymmetric mode support Date: Mon, 13 Sep 2021 09:14:23 +0100 Message-Id: <20210913081424.48613-5-vincenzo.frascino@arm.com> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20210913081424.48613-1-vincenzo.frascino@arm.com> References: <20210913081424.48613-1-vincenzo.frascino@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MTE provides an asymmetric mode for detecting tag exceptions. In particular, when such a mode is present, the CPU triggers a fault on a tag mismatch during a load operation and asynchronously updates a register when a tag mismatch is detected during a store operation. Add support for MTE asymmetric mode. Note: If the CPU does not support MTE asymmetric mode the kernel falls back on synchronous mode which is the default for kasan=on. Cc: Will Deacon Cc: Catalin Marinas Cc: Andrey Konovalov Signed-off-by: Vincenzo Frascino --- arch/arm64/include/asm/memory.h | 1 + arch/arm64/include/asm/mte-kasan.h | 5 +++++ arch/arm64/kernel/mte.c | 26 ++++++++++++++++++++++++++ 3 files changed, 32 insertions(+) diff --git a/arch/arm64/include/asm/memory.h b/arch/arm64/include/asm/memory.h index f1745a843414..1b9a1e242612 100644 --- a/arch/arm64/include/asm/memory.h +++ b/arch/arm64/include/asm/memory.h @@ -243,6 +243,7 @@ static inline const void *__tag_set(const void *addr, u8 tag) #ifdef CONFIG_KASAN_HW_TAGS #define arch_enable_tagging_sync() mte_enable_kernel_sync() #define arch_enable_tagging_async() mte_enable_kernel_async() +#define arch_enable_tagging_asymm() mte_enable_kernel_asymm() #define arch_force_async_tag_fault() mte_check_tfsr_exit() #define arch_get_random_tag() mte_get_random_tag() #define arch_get_mem_tag(addr) mte_get_mem_tag(addr) diff --git a/arch/arm64/include/asm/mte-kasan.h b/arch/arm64/include/asm/mte-kasan.h index 22420e1f8c03..478b9bcf69ad 100644 --- a/arch/arm64/include/asm/mte-kasan.h +++ b/arch/arm64/include/asm/mte-kasan.h @@ -130,6 +130,7 @@ static inline void mte_set_mem_tag_range(void *addr, size_t size, u8 tag, void mte_enable_kernel_sync(void); void mte_enable_kernel_async(void); +void mte_enable_kernel_asymm(void); #else /* CONFIG_ARM64_MTE */ @@ -161,6 +162,10 @@ static inline void mte_enable_kernel_async(void) { } +static inline void mte_enable_kernel_asymm(void) +{ +} + #endif /* CONFIG_ARM64_MTE */ #endif /* __ASSEMBLY__ */ diff --git a/arch/arm64/kernel/mte.c b/arch/arm64/kernel/mte.c index 9d314a3bad3b..ef5484ecb2da 100644 --- a/arch/arm64/kernel/mte.c +++ b/arch/arm64/kernel/mte.c @@ -137,6 +137,32 @@ void mte_enable_kernel_async(void) if (!system_uses_mte_async_mode()) static_branch_enable(&mte_async_mode); } + +void mte_enable_kernel_asymm(void) +{ + if (cpus_have_cap(ARM64_MTE_ASYMM)) { + __mte_enable_kernel("asymmetric", SCTLR_ELx_TCF_ASYMM); + + /* + * MTE asymm mode behaves as async mode for store + * operations. The mode is set system wide by the + * first PE that executes this function. + * + * Note: If in future KASAN acquires a runtime switching + * mode in between sync and async, this strategy needs + * to be reviewed. + */ + if (!system_uses_mte_async_mode()) + static_branch_enable(&mte_async_mode); + } else { + /* + * If the CPU does not support MTE asymmetric mode the + * kernel falls back on synchronous mode which is the + * default for kasan=on. + */ + mte_enable_kernel_sync(); + } +} #endif #ifdef CONFIG_KASAN_HW_TAGS -- 2.33.0