Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp266564pxb; Mon, 13 Sep 2021 18:52:10 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw4RmCQVn1jRdwBgyB8LUJIN6iDNdOh1vWmvx7DsvI69R1QkbaLbmWCU8QwQUT662vASJ94 X-Received: by 2002:a17:906:5959:: with SMTP id g25mr16133784ejr.501.1631584330151; Mon, 13 Sep 2021 18:52:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631584330; cv=none; d=google.com; s=arc-20160816; b=JeDqZY6R6DbFpaJNeyJ+mr9KkzE6Fo9yMiHW1LsrpyPpqPKJmgGL0EHJxjrGG4RnSz 81o6f1PIkGjL8d0qhtGkY2DzaLSsnynlOdI7MJgB95u1xpKmGINOeL4ZTc0d38mWfhpW H/QeJBiQsxj2Jm1ZdgOqnOOU9A8rNhlq1RWxkPbJ6ErgNQS8sg39c81R6yqxbZKqBebC wqb/iiD0dKCqICSxAYN4t24FEy1DcsEMtuatpBj4eTPQMegU1hX7VdNqs7wSEaPuKBes YgP5rIcJbIXe2vjobglsm64ulJsVIaqZ4oUk2MOBrmPftmxLmwRtxbNg/XHgyWlI/erZ IfeA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:from:subject:references:mime-version :message-id:in-reply-to:date:dkim-signature; bh=J+UZgLtkT0rQ8p2ueSvfgRY85aAri08pX6i+sTry8qo=; b=q9QmNSDkEEXipaJyTy+M+4T172SOF9lU8xL//w0kZBlDv3jBy6QQqChnuFFemYt/P0 Qz73xLPEJPs/BnHzcXzfE67/gAGtCK+zbqfTMzNWYEC2WjFs6PWnh9TtThaUF6ifn1ux Rfm1zKgYt5BSEYJi5RcJ87VYdl0vLv9Tta9ITA1t7nIjtv/ROQILH6tBMQhWhT33WZnD G2No5j3arYAjLSygZIrJr2QvfYKPUxIPWEnKBs3sQKnG6lpxv3284BwUXuBKHFXnYvF3 IYQWK09MM3tvb2HRRf4yrrc9ySSoGfUm6C6Ynbkcmun3cIBll2MNcB1QHwwNGb/cIPLE f30w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20210112 header.b=kYI7sNDV; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id jx14si6963639ejc.141.2021.09.13.18.51.46; Mon, 13 Sep 2021 18:52:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20210112 header.b=kYI7sNDV; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241365AbhIMUvh (ORCPT + 99 others); Mon, 13 Sep 2021 16:51:37 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49880 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1347420AbhIMUvI (ORCPT ); Mon, 13 Sep 2021 16:51:08 -0400 Received: from mail-pl1-x64a.google.com (mail-pl1-x64a.google.com [IPv6:2607:f8b0:4864:20::64a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id F0428C061760 for ; Mon, 13 Sep 2021 13:49:51 -0700 (PDT) Received: by mail-pl1-x64a.google.com with SMTP id p5-20020a170902a405b029012cbb4fcc03so3651105plq.19 for ; Mon, 13 Sep 2021 13:49:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20210112; h=date:in-reply-to:message-id:mime-version:references:subject:from:to :cc; bh=J+UZgLtkT0rQ8p2ueSvfgRY85aAri08pX6i+sTry8qo=; b=kYI7sNDVIbxwnV0J0tSouCecaOLh6bJUJo6OEQxZUwL8svsmSV//6HuEXitEL+2XYE R2wigQlIYNJhjGfZl1l9wxymXToyngp3wOhTJBN9WVDEnWUcTyR4xcqxt/LjlwJkpRwJ LDa8vBLHtC9XoC5K3nxcAA4Cq3SNJTrwxOGrlt9gxQsnks7NV6rGWMpdDijXB9Gng0CH 69Md17+BJa2cPMwJEIEZBtKXlKQPtMWCDVmcwa1kSZVOacvh0Jab9lkqNN7sneWPbNsv FjUWJtMcycwMcFN6FOibV4HxdUnre2jnnPsgm7jtofOybWxeDOBTjP9cEkDXelOk5xKh i84A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:date:in-reply-to:message-id:mime-version :references:subject:from:to:cc; bh=J+UZgLtkT0rQ8p2ueSvfgRY85aAri08pX6i+sTry8qo=; b=CjUpd2Lnnua9hhjVRRZ3EuLEpaqA4LCZsUy37MpMkN6hSoxVq3PAzCNZewIJnEzfMy 1+Gu/mtYJbph4XRNKsnUuvApUuT4H2cmFouejTQsG0XtnkSh2UoVClfYgyae8wtaz9+D dOV1o1jjwkR2M7Yd5MOGPOfLDJ3KFM269shnuRxtCjHOfdfxYQu9bU3UGOctpi4Jlyrb jwjyrZhWHS/+e/Nv5Fy/CuYekcStYsMWgy8rNr+rQLeSC/cuh/98A+qJ5FBKnyj0SQ5p lUqj7zB6zoM8kmJasbMA05IjWYTn54wD8ghEvZeoEgRH+B4oXLjK21xCEk/CPO9l7r/1 oSOg== X-Gm-Message-State: AOAM5330L27NJ1dwIoIpKy6rWKN2ytKTRUsB2pjLQS39v8IeJABKvXFz 66EmCl10pcxyxvsoceBQqQ9jKTZ19fF6 X-Received: from rananta-virt.c.googlers.com ([fda3:e722:ac3:cc00:7f:e700:c0a8:1bcc]) (user=rananta job=sendgmr) by 2002:a17:902:aa88:b0:13a:95d:d059 with SMTP id d8-20020a170902aa8800b0013a095dd059mr12117525plr.65.1631566191454; Mon, 13 Sep 2021 13:49:51 -0700 (PDT) Date: Mon, 13 Sep 2021 20:49:20 +0000 In-Reply-To: <20210913204930.130715-1-rananta@google.com> Message-Id: <20210913204930.130715-5-rananta@google.com> Mime-Version: 1.0 References: <20210913204930.130715-1-rananta@google.com> X-Mailer: git-send-email 2.33.0.309.g3052b89438-goog Subject: [PATCH v5 04/14] KVM: arm64: selftests: Introduce ARM64_SYS_KVM_REG From: Raghavendra Rao Ananta To: Paolo Bonzini , Marc Zyngier , Andrew Jones , James Morse , Alexandru Elisei , Suzuki K Poulose Cc: Catalin Marinas , Will Deacon , Peter Shier , Ricardo Koller , Oliver Upton , Reiji Watanabe , Jing Zhang , Raghavendra Rao Anata , linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, linux-kernel@vger.kernel.org, kvm@vger.kernel.org Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org With the inclusion of sysreg.h, that brings in system register encodings, it would be redundant to re-define register encodings again in processor.h to use it with ARM64_SYS_REG for the KVM functions such as set_reg() or get_reg(). Hence, add helper macro, ARM64_SYS_KVM_REG, that converts SYS_* definitions in sysreg.h into ARM64_SYS_REG definitions. Also replace all the users of ARM64_SYS_REG, relying on the encodings created in processor.h, with ARM64_SYS_KVM_REG and remove the definitions. Signed-off-by: Raghavendra Rao Ananta --- .../selftests/kvm/aarch64/debug-exceptions.c | 2 +- .../selftests/kvm/aarch64/psci_cpu_on_test.c | 2 +- .../selftests/kvm/include/aarch64/processor.h | 20 ++++++++++--------- .../selftests/kvm/lib/aarch64/processor.c | 16 +++++++-------- 4 files changed, 21 insertions(+), 19 deletions(-) diff --git a/tools/testing/selftests/kvm/aarch64/debug-exceptions.c b/tools/testing/selftests/kvm/aarch64/debug-exceptions.c index 11fd23e21cb4..ea189d83abf7 100644 --- a/tools/testing/selftests/kvm/aarch64/debug-exceptions.c +++ b/tools/testing/selftests/kvm/aarch64/debug-exceptions.c @@ -190,7 +190,7 @@ static int debug_version(struct kvm_vm *vm) { uint64_t id_aa64dfr0; - get_reg(vm, VCPU_ID, ARM64_SYS_REG(ID_AA64DFR0_EL1), &id_aa64dfr0); + get_reg(vm, VCPU_ID, KVM_ARM64_SYS_REG(SYS_ID_AA64DFR0_EL1), &id_aa64dfr0); return id_aa64dfr0 & 0xf; } diff --git a/tools/testing/selftests/kvm/aarch64/psci_cpu_on_test.c b/tools/testing/selftests/kvm/aarch64/psci_cpu_on_test.c index 018c269990e1..4c5f6814030f 100644 --- a/tools/testing/selftests/kvm/aarch64/psci_cpu_on_test.c +++ b/tools/testing/selftests/kvm/aarch64/psci_cpu_on_test.c @@ -91,7 +91,7 @@ int main(void) init.features[0] |= (1 << KVM_ARM_VCPU_POWER_OFF); aarch64_vcpu_add_default(vm, VCPU_ID_TARGET, &init, guest_main); - get_reg(vm, VCPU_ID_TARGET, ARM64_SYS_REG(MPIDR_EL1), &target_mpidr); + get_reg(vm, VCPU_ID_TARGET, KVM_ARM64_SYS_REG(SYS_MPIDR_EL1), &target_mpidr); vcpu_args_set(vm, VCPU_ID_SOURCE, 1, target_mpidr & MPIDR_HWID_BITMASK); vcpu_run(vm, VCPU_ID_SOURCE); diff --git a/tools/testing/selftests/kvm/include/aarch64/processor.h b/tools/testing/selftests/kvm/include/aarch64/processor.h index 7989e832cafb..93797783abad 100644 --- a/tools/testing/selftests/kvm/include/aarch64/processor.h +++ b/tools/testing/selftests/kvm/include/aarch64/processor.h @@ -16,15 +16,17 @@ #define ARM64_CORE_REG(x) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ KVM_REG_ARM_CORE | KVM_REG_ARM_CORE_REG(x)) -#define CPACR_EL1 3, 0, 1, 0, 2 -#define TCR_EL1 3, 0, 2, 0, 2 -#define MAIR_EL1 3, 0, 10, 2, 0 -#define MPIDR_EL1 3, 0, 0, 0, 5 -#define TTBR0_EL1 3, 0, 2, 0, 0 -#define SCTLR_EL1 3, 0, 1, 0, 0 -#define VBAR_EL1 3, 0, 12, 0, 0 - -#define ID_AA64DFR0_EL1 3, 0, 0, 5, 0 +/* + * KVM_ARM64_SYS_REG(sys_reg_id): Helper macro to convert + * SYS_* register definitions in asm/sysreg.h to use in KVM + * calls such as get_reg() and set_reg(). + */ +#define KVM_ARM64_SYS_REG(sys_reg_id) \ + ARM64_SYS_REG(sys_reg_Op0(sys_reg_id), \ + sys_reg_Op1(sys_reg_id), \ + sys_reg_CRn(sys_reg_id), \ + sys_reg_CRm(sys_reg_id), \ + sys_reg_Op2(sys_reg_id)) /* * Default MAIR diff --git a/tools/testing/selftests/kvm/lib/aarch64/processor.c b/tools/testing/selftests/kvm/lib/aarch64/processor.c index 632b74d6b3ca..db64ee206064 100644 --- a/tools/testing/selftests/kvm/lib/aarch64/processor.c +++ b/tools/testing/selftests/kvm/lib/aarch64/processor.c @@ -232,10 +232,10 @@ void aarch64_vcpu_setup(struct kvm_vm *vm, int vcpuid, struct kvm_vcpu_init *ini * Enable FP/ASIMD to avoid trapping when accessing Q0-Q15 * registers, which the variable argument list macros do. */ - set_reg(vm, vcpuid, ARM64_SYS_REG(CPACR_EL1), 3 << 20); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_CPACR_EL1), 3 << 20); - get_reg(vm, vcpuid, ARM64_SYS_REG(SCTLR_EL1), &sctlr_el1); - get_reg(vm, vcpuid, ARM64_SYS_REG(TCR_EL1), &tcr_el1); + get_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_SCTLR_EL1), &sctlr_el1); + get_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_TCR_EL1), &tcr_el1); switch (vm->mode) { case VM_MODE_P52V48_4K: @@ -273,10 +273,10 @@ void aarch64_vcpu_setup(struct kvm_vm *vm, int vcpuid, struct kvm_vcpu_init *ini tcr_el1 |= (1 << 8) | (1 << 10) | (3 << 12); tcr_el1 |= (64 - vm->va_bits) /* T0SZ */; - set_reg(vm, vcpuid, ARM64_SYS_REG(SCTLR_EL1), sctlr_el1); - set_reg(vm, vcpuid, ARM64_SYS_REG(TCR_EL1), tcr_el1); - set_reg(vm, vcpuid, ARM64_SYS_REG(MAIR_EL1), DEFAULT_MAIR_EL1); - set_reg(vm, vcpuid, ARM64_SYS_REG(TTBR0_EL1), vm->pgd); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_SCTLR_EL1), sctlr_el1); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_TCR_EL1), tcr_el1); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_MAIR_EL1), DEFAULT_MAIR_EL1); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_TTBR0_EL1), vm->pgd); } void vcpu_dump(FILE *stream, struct kvm_vm *vm, uint32_t vcpuid, uint8_t indent) @@ -362,7 +362,7 @@ void vcpu_init_descriptor_tables(struct kvm_vm *vm, uint32_t vcpuid) { extern char vectors; - set_reg(vm, vcpuid, ARM64_SYS_REG(VBAR_EL1), (uint64_t)&vectors); + set_reg(vm, vcpuid, KVM_ARM64_SYS_REG(SYS_VBAR_EL1), (uint64_t)&vectors); } void route_exception(struct ex_regs *regs, int vector) -- 2.33.0.309.g3052b89438-goog