Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp281635pxb; Mon, 13 Sep 2021 19:18:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyegi/87VpRh1WkbrVYBr3EUfT7GDdrCSeqnaWbsta2A3Mli00adphJWpyesSJpZ2TRhnlR X-Received: by 2002:a92:d852:: with SMTP id h18mr10854076ilq.211.1631585928449; Mon, 13 Sep 2021 19:18:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631585928; cv=none; d=google.com; s=arc-20160816; b=uexNhjxFSIjc22uANZpyQOoYYqQmFL5mQtE7IMxG8WaMkUlGh9Dva+6QSPTnmX0dvg 97p7ZaMVW26C6NjbmV8x0bc4AGLQiwwYxuowd0xUaT9Uko/Y6xDcl3/aqaWixwhnawlc f/FGuSjdb2xI+NuEHCCCfc8bBMBOjfY6OSW5KXYnGGSCnA+opv8TfxOuAMtF4cA2AEWq C99xX9KDwwa0tkx+TkOuGZb/qsd94XkA9Yd3FnNsRScjhYRjP886dtHk2XTjxrfqXUiK JsmaSIQPWneAVFMrHjBg2zSV914bSP3Hp5ZKBfwcbM1RlmcDhfsP9xL7V1xhIah0KB73 mrZw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=MVjeJU89j492RDGoBgtAr3blDsZxkO1A5tHU5+BeaZI=; b=W13Q0lasPLeqsVOcNMCjceOGTJCL31VqqQDU2sBR7P41PGsISC1CCA8Dq7VHqTM/oY LWgA29C3lp/moHTi1c2GBKFOPLbW7DKwbFYmHtsermkZgZPYrOfVRB1plK/D671sG+jy hQIm+u27YzF3yj8XA1d3g9erFS3vsNeb3vBOBrruazy0W0Bf2PodZDXe3wCcZXyYiuPb +jvvv9IT4WHibtFej2WPqPiNhu9vy5kb2y+tHECJV1ZFnNf/LZsGg/A4QGXC3+rERwIl X3tLMuxc/ognOVnr7BDztSYniAI19HjvLbFHt2+VW2g2nwJ/YYeEh8z4RaJocWThYVxT xu4g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l8si8795680ilt.110.2021.09.13.19.18.37; Mon, 13 Sep 2021 19:18:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238399AbhINCSx (ORCPT + 99 others); Mon, 13 Sep 2021 22:18:53 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:34186 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S238094AbhINCSh (ORCPT ); Mon, 13 Sep 2021 22:18:37 -0400 X-UUID: 8c7b4279b1554c1c8326403641d7922c-20210914 X-UUID: 8c7b4279b1554c1c8326403641d7922c-20210914 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 2104417156; Tue, 14 Sep 2021 10:17:15 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 14 Sep 2021 10:17:14 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 14 Sep 2021 10:17:14 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Chun-Jie Chen Subject: [v3 11/24] clk: mediatek: Add MT8195 ccusys clock support Date: Tue, 14 Sep 2021 10:16:20 +0800 Message-ID: <20210914021633.26377-12-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210914021633.26377-1-chun-jie.chen@mediatek.com> References: <20210914021633.26377-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8195 ccusys clock controller which provides clock gate control in Camera Computing Unit. Signed-off-by: Chun-Jie Chen Reviewed-by: Chen-Yu Tsai --- drivers/clk/mediatek/Makefile | 2 +- drivers/clk/mediatek/clk-mt8195-ccu.c | 50 +++++++++++++++++++++++++++ 2 files changed, 51 insertions(+), 1 deletion(-) create mode 100644 drivers/clk/mediatek/clk-mt8195-ccu.c diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index e9bee5cca9c4..3ba2a4f0a99c 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -82,6 +82,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_VDECSYS) += clk-mt8192-vdec.o obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o obj-$(CONFIG_COMMON_CLK_MT8195) += clk-mt8195-apmixedsys.o clk-mt8195-topckgen.o \ clk-mt8195-peri_ao.o clk-mt8195-infra_ao.o \ - clk-mt8195-cam.o + clk-mt8195-cam.o clk-mt8195-ccu.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8195-ccu.c b/drivers/clk/mediatek/clk-mt8195-ccu.c new file mode 100644 index 000000000000..f846f1d73605 --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8195-ccu.c @@ -0,0 +1,50 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include "clk-gate.h" +#include "clk-mtk.h" + +#include +#include +#include + +static const struct mtk_gate_regs ccu_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_CCU(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &ccu_cg_regs, _shift, &mtk_clk_gate_ops_setclr) + +static const struct mtk_gate ccu_clks[] = { + GATE_CCU(CLK_CCU_LARB18, "ccu_larb18", "top_ccu", 0), + GATE_CCU(CLK_CCU_AHB, "ccu_ahb", "top_ccu", 1), + GATE_CCU(CLK_CCU_CCU0, "ccu_ccu0", "top_ccu", 2), + GATE_CCU(CLK_CCU_CCU1, "ccu_ccu1", "top_ccu", 3), +}; + +static const struct mtk_clk_desc ccu_desc = { + .clks = ccu_clks, + .num_clks = ARRAY_SIZE(ccu_clks), +}; + +static const struct of_device_id of_match_clk_mt8195_ccu[] = { + { + .compatible = "mediatek,mt8195-ccusys", + .data = &ccu_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8195_ccu_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8195-ccu", + .of_match_table = of_match_clk_mt8195_ccu, + }, +}; +builtin_platform_driver(clk_mt8195_ccu_drv); -- 2.18.0