Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp281689pxb; Mon, 13 Sep 2021 19:18:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJze1rzaptRI8HIyR6IwGo6nqjGOxy9ZZIq1nczHRiVt+JR0AacfuQYKhNl6DBvSHGMIluKf X-Received: by 2002:a05:6638:1484:: with SMTP id j4mr12675282jak.80.1631585932534; Mon, 13 Sep 2021 19:18:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631585932; cv=none; d=google.com; s=arc-20160816; b=hlOXO7tyJ7fnDkqQ1tNAfKMmi0zfbcTWIdGJRod3G+shjuGvkS8eAFBnTbmZUlKSt/ nxckhGi6+APnNNTKB3fKtGgnoLuKgj8VPU3K50rrNnCmiY6Co7cwN0r2JMs8oF16fXfO MtwTQi4hux4V2yJ0vSzPnCj38ZVazz8w51ZRp2Gs26WXpiYaO9LorFph1xkDnM1xBoe5 mu2D7VkFjpt+A8+w7SxHAr2mJwT2R9j/Aki1Q3Zsq3/KoP9keBIwvrAnFHxjo8PzrbsX n1EzSGOnj2gfSOQlLRG0K3U7/PuajAMTT7QFGcd8Jip14vV3avepX+vrkNL8lVGWrkVE xL0g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=ZORKNX2jc6Y0DXt5qIcwmIa9m4v6XJtXAfsekhjp8wg=; b=es5a58H4uMKR3IJmcGOHKji8g5JO4Y8yi8v1q9qKVKkc0a7WrSWXqeA8F1asGbQLDh J/m7ldVL1mbGkyQ1adBHh77Hs00xQHTFlCQH1bJ7847Kz3fXr772dyo8+MBE+mKXaWaX tRn2OFevh5wMiStxmE86fTLGHdYgmAE3yl3vht9aCNJ6rzOINiitGphtiC08gsX4rHR/ GA4wxOvGfzYUV9MNtlWmH4+aeOLcEK23YFnCMaQPvlh9KrVgtfFqYtV1nPan/2lFudXn Qa/mCO+yP7G0WnAtZZiEBF5IWsNWCIyIPF3ofcp7KP/q+dx1uLJNfam81jdO2n+PV2Jz VYhg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k17si10194224jav.64.2021.09.13.19.18.42; Mon, 13 Sep 2021 19:18:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238476AbhINCTC (ORCPT + 99 others); Mon, 13 Sep 2021 22:19:02 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:34388 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S237856AbhINCSl (ORCPT ); Mon, 13 Sep 2021 22:18:41 -0400 X-UUID: 6089aa377c4d467e8b0f745c6c0b092c-20210914 X-UUID: 6089aa377c4d467e8b0f745c6c0b092c-20210914 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1609149092; Tue, 14 Sep 2021 10:17:23 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 14 Sep 2021 10:17:22 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 14 Sep 2021 10:17:22 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Chun-Jie Chen Subject: [v3 14/24] clk: mediatek: Add MT8195 mfgcfg clock support Date: Tue, 14 Sep 2021 10:16:23 +0800 Message-ID: <20210914021633.26377-15-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210914021633.26377-1-chun-jie.chen@mediatek.com> References: <20210914021633.26377-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8195 mfg clock controller which provides clock gate control for GPU. Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/Makefile | 2 +- drivers/clk/mediatek/clk-mt8195-mfg.c | 47 +++++++++++++++++++++++++++ 2 files changed, 48 insertions(+), 1 deletion(-) create mode 100644 drivers/clk/mediatek/clk-mt8195-mfg.c diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index e9008dce7b2f..32f6afcf78da 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -83,6 +83,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o obj-$(CONFIG_COMMON_CLK_MT8195) += clk-mt8195-apmixedsys.o clk-mt8195-topckgen.o \ clk-mt8195-peri_ao.o clk-mt8195-infra_ao.o \ clk-mt8195-cam.o clk-mt8195-ccu.o clk-mt8195-img.o \ - clk-mt8195-ipe.o + clk-mt8195-ipe.o clk-mt8195-mfg.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8195-mfg.c b/drivers/clk/mediatek/clk-mt8195-mfg.c new file mode 100644 index 000000000000..aca6d9c0837c --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8195-mfg.c @@ -0,0 +1,47 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include "clk-gate.h" +#include "clk-mtk.h" + +#include +#include +#include + +static const struct mtk_gate_regs mfg_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_MFG(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &mfg_cg_regs, _shift, &mtk_clk_gate_ops_setclr) + +static const struct mtk_gate mfg_clks[] = { + GATE_MFG(CLK_MFG_BG3D, "mfg_bg3d", "top_mfg_core_tmp", 0), +}; + +static const struct mtk_clk_desc mfg_desc = { + .clks = mfg_clks, + .num_clks = ARRAY_SIZE(mfg_clks), +}; + +static const struct of_device_id of_match_clk_mt8195_mfg[] = { + { + .compatible = "mediatek,mt8195-mfgcfg", + .data = &mfg_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8195_mfg_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8195-mfg", + .of_match_table = of_match_clk_mt8195_mfg, + }, +}; +builtin_platform_driver(clk_mt8195_mfg_drv); -- 2.18.0