Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp460280pxb; Tue, 14 Sep 2021 01:12:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyZRNd5roIe4KiyXJFBF6un0AalM9G1CoUYWF2ashHTNXzL7uQKAnF0kIxvkvNOzFQnKpg+ X-Received: by 2002:a50:d0d1:: with SMTP id g17mr18252277edf.96.1631607135461; Tue, 14 Sep 2021 01:12:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631607135; cv=none; d=google.com; s=arc-20160816; b=dKBWLEjOt9AQwULsukG70s59Yo9QxoacPESkD+rSsbqK1OMV7Xa1/zgCuC9POBy/Y/ umo2+OTnYJdJDrsnkWUFe3yIHoUsI6UyiqtIYfBRIuL89WOndgJFttxROlnmnm9WgFXt uQPEXYxZbXY3OCf8LVSb8XVPQQmRtdPxNQKM+CfjloLWs5B89gs72zY2hMFoEZXtgnY/ y/jEmOT+Mprl5NSrtdQleG1/keg45F5bkMdAuTWyFQG5YxUzDnQY8Ca9hXkcOEPr9ejJ xGjI0vy/Z8529PeagEh/mfPK9b6eKKTAcy932QgXHJs0H5RDjhrV3C0X05aX4sM9D7pZ Gkiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=HORz+N9iPM3MBLFTrD2etygd1AQ7C3FwAZKQ2ef9vXA=; b=vGgZ85JkVKCEFGF5pAajKU/dZXpihxf/NmL1LsrohTNIIsc/BqJGntIc21T+VwBEhO n2Lyv5+JFaLm+7q3XZChdZdT9+MvgsxOz5pUpgUSDBxhGj8BNmjUnboMMlsjiIeapzBC UOQbXkUSBTPjJ4l11pT6MJS/g1EqNmzHpMe3JOYnUATwf7GWkZt0nCk0sGyw8sK9/PIM NsP6OSWuYzy0GsVTVa1Ee9nEJD8MneGqAK9742Dka3cu25iv0rkTTTMUOvkr/GQws46m qS6D9Aku7oBWCwC4Op+0g1gb0zuWE42oL4dq/SlBWTHhXPwJ3pmpuH5CqvSpOCx1tBj6 xs8A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hNqZp1dw; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y18si8063006edu.54.2021.09.14.01.11.51; Tue, 14 Sep 2021 01:12:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hNqZp1dw; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230114AbhINILe (ORCPT + 99 others); Tue, 14 Sep 2021 04:11:34 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33700 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230147AbhINILU (ORCPT ); Tue, 14 Sep 2021 04:11:20 -0400 Received: from mail-pf1-x431.google.com (mail-pf1-x431.google.com [IPv6:2607:f8b0:4864:20::431]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 76007C0613AD for ; Tue, 14 Sep 2021 01:09:20 -0700 (PDT) Received: by mail-pf1-x431.google.com with SMTP id n30so8723746pfq.5 for ; Tue, 14 Sep 2021 01:09:20 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=HORz+N9iPM3MBLFTrD2etygd1AQ7C3FwAZKQ2ef9vXA=; b=hNqZp1dwfdFkEDBjv3xUXxcGBjBFOYQgKv9Fg+Lztu1zsRHrV3An6X4PLGSsbKhgOa t9JlCxXjagpAmLziP/AL4bkyLre2pXearJ6vsOhr3a4OMeeE5IWFJItz28A/KEi4a3t8 mBpgnfsVbpl9pw9GSX02QXTV+i2OrSKCNJzSQLhyxVbOQSMnvydpM/9vsKsudJbutJt/ VlHtTVJtBzxB+XhxVk5T/zY1+eqmH4bBZobJzk0Ccqr9JCQQ/PGT4tbPOkPrXWRl3JCx nFuZpm82/kf2CtsMtwOjplejstBJ5m09BzGpksPce+zrvVQFXeXb8WLPsb6c9Mn8XRYL NIrw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=HORz+N9iPM3MBLFTrD2etygd1AQ7C3FwAZKQ2ef9vXA=; b=7rwKzaeMQKwrZ+KXT50lWUGMBig/ovr49A4gQiJmXFQ00dLk6CTFL+7BxAnDlhZZHJ S+YKp4PloResO7eB5ZRA5tfJI839m0o9IBvk9Onsd3NQciFS1f4KFtKT2rdOUXxxUGPd iXp2cRaIfgaGTvai2ZNnTqsKov44AANytDt/m3O0B9hMkVFiVP17YwKHZr90jKSejM4V kIWymD2QtKNd+KqCsrU77Q7UwMwemD8JlI/KCTwcaocN1bP1zI/gs6KGeR9ahnrVOKHP ddDbkiNqKvXQEDumgg2QQ0/m/580uoIeB/3SkiWyGleKSMEGg0hI3OOO0+kI+nLVtAaI W35w== X-Gm-Message-State: AOAM532wpgTH2V/CGOiybgZq8875Q9yar7Z5ROplIfhp3T1n+zyb+WfR Q3NVtnjPcs0Sk88fiaDS82jf X-Received: by 2002:aa7:9f8a:0:b0:43c:39be:23fb with SMTP id z10-20020aa79f8a000000b0043c39be23fbmr3434984pfr.57.1631606959868; Tue, 14 Sep 2021 01:09:19 -0700 (PDT) Received: from thinkpad ([2409:4072:6211:54eb:fe9c:efbb:2b75:a575]) by smtp.gmail.com with ESMTPSA id d5sm669016pjs.53.2021.09.14.01.09.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 14 Sep 2021 01:09:19 -0700 (PDT) Date: Tue, 14 Sep 2021 13:39:11 +0530 From: Manivannan Sadhasivam To: kishon@ti.com, lorenzo.pieralisi@arm.com, bhelgaas@google.com, robh@kernel.org Cc: devicetree@vger.kernel.org, linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, hemantk@codeaurora.org, smohanad@codeaurora.org, bjorn.andersson@linaro.org, sallenki@codeaurora.org, skananth@codeaurora.org, vpernami@codeaurora.org, vbadigan@codeaurora.org Subject: Re: [PATCH v7 0/3] Add Qualcomm PCIe Endpoint driver support Message-ID: <20210914080911.GA16774@thinkpad> References: <20210722121242.47838-1-manivannan.sadhasivam@linaro.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210722121242.47838-1-manivannan.sadhasivam@linaro.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, On Thu, Jul 22, 2021 at 05:42:39PM +0530, Manivannan Sadhasivam wrote: > Hello, > > This series adds support for Qualcomm PCIe Endpoint controller found > in platforms like SDX55. The Endpoint controller is based on the designware > core with additional Qualcomm wrappers around the core. > > The driver is added separately unlike other Designware based drivers that > combine RC and EP in a single driver. This is done to avoid complexity and > to maintain this driver autonomously. > > The driver has been validated with an out of tree MHI function driver on > SDX55 based Telit FN980 EVB connected to x86 host machine over PCIe. > Ping again! Do I need to resend this series on top of v5.15-rc1? I thought this one could go in for v5.15 but... Thanks, Mani > Thanks, > Mani > > Changes in v7: > > * Used existing naming convention for callback functions > * Used active low state for PERST# gpio > > Changes in v6: > > * Removed status property in DT and added reviewed tag from Rob > * Switched to _relaxed variants as suggested by Rob > > Changes in v5: > > * Removed the DBI register settings that are not needed > * Used the standard definitions available in pci_regs.h > * Added defines for all the register fields > * Removed the left over code from previous iteration > > Changes in v4: > > * Removed the active_config settings needed for IPA integration > * Switched to writel for couple of relaxed versions that sneaked in > > Changes in v3: > > * Lot of minor cleanups to the driver patch based on review from Bjorn and Stan. > * Noticeable changes are: > - Got rid of _relaxed calls and used readl/writel > - Got rid of separate TCSR memory region and used syscon for getting the > register offsets for Perst registers > - Changed the wake gpio handling logic > - Added remove() callback and removed "suppress_bind_attrs" > - stop_link() callback now just disables PERST IRQ > * Added MMIO region and doorbell interrupt to the binding > * Added logic to write MMIO physicall address to MHI base address as it is > for the function driver to work > > Changes in v2: > > * Addressed the comments from Rob on bindings patch > * Modified the driver as per binding change > * Fixed the warnings reported by Kbuild bot > * Removed the PERST# "enable_irq" call from probe() > > Manivannan Sadhasivam (3): > dt-bindings: pci: Add devicetree binding for Qualcomm PCIe EP > controller > PCI: qcom-ep: Add Qualcomm PCIe Endpoint controller driver > MAINTAINERS: Add entry for Qualcomm PCIe Endpoint driver and binding > > .../devicetree/bindings/pci/qcom,pcie-ep.yaml | 158 ++++ > MAINTAINERS | 10 +- > drivers/pci/controller/dwc/Kconfig | 10 + > drivers/pci/controller/dwc/Makefile | 1 + > drivers/pci/controller/dwc/pcie-qcom-ep.c | 710 ++++++++++++++++++ > 5 files changed, 888 insertions(+), 1 deletion(-) > create mode 100644 Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml > create mode 100644 drivers/pci/controller/dwc/pcie-qcom-ep.c > > -- > 2.25.1 >