Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp798179pxb; Tue, 14 Sep 2021 08:58:37 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwLs75+/axg9V2ggA0Bqjr2s0kc6QnhG4zOnPtmm3E8dY5dUBb3HTNbWWjsDD7rLqKKo0yO X-Received: by 2002:a02:5b83:: with SMTP id g125mr9622515jab.146.1631635117398; Tue, 14 Sep 2021 08:58:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631635117; cv=none; d=google.com; s=arc-20160816; b=xDfooR+dWWEPezErVNp9fOhptEkQGXliFgRpAn2hNk3akHN6HPWMTcqtcG/xUKsidO IBCH+d/LM8oJwC9Qh7ftPFOfVjYkYSTxuoyFvirbyQczoo9c6sRN8cMfoP6o6yIhd/Rp Ti/uLUdKdYHKPPBFwsQ9peCmWkDGK33vhMe1K63hitjSPT2v9ggndpNj/awmgkc20WMZ wM0ouKx/I75j53EGnKNPubSF6L2ESpGZmJFhL+8oCJ16dF1im6QzvGNnqGDu4572C89X efSs+SlP1a+yST/4lo/MsyhgxJQaH2WVgOsnP1irUbrsPiwJR1kKHtfi9TCYmE/iqVpn 95iw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=UdtBNSndqezkgUCZK/aPcnCoX2AuIjJfi+pll+tbfu4=; b=NXYdfw1AbQFnpY16H+WoV+BneMPZeq8AiEJ28bLJQL8WqIEDlJAWF4p3nh7Khyo+IT NYKjxGLkZWnpHpU55bKpw9D4bOGZGSDNrRc/T2wgK8FRnE/dX6ba3iFPro3XCPQkOgLf aamuDK8ziPNfN1tb9LRoWDtHEkNJmQkvk3/6azOh/BxlmOtgiekbnLA1F+ZX3cfM5uzP zvUjFqT+2xOL8CCSKiTKfHOpjBRHeXKdDxyWGIP24lFdO5AcCQU6GykwxEkmhFZ6/Eo7 hh1FBRcIvepOdLkz/jLNjZX9J07rZk4/ofnTduoaOuzhWWELOKGMweIz12XuXhq79wdi 7c1Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=g8cxacfT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j11si9218762ile.34.2021.09.14.08.58.26; Tue, 14 Sep 2021 08:58:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=g8cxacfT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235136AbhINP5m (ORCPT + 99 others); Tue, 14 Sep 2021 11:57:42 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58968 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235157AbhINP5i (ORCPT ); Tue, 14 Sep 2021 11:57:38 -0400 Received: from mail-lf1-x135.google.com (mail-lf1-x135.google.com [IPv6:2a00:1450:4864:20::135]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 8F9F1C0613D8 for ; Tue, 14 Sep 2021 08:56:18 -0700 (PDT) Received: by mail-lf1-x135.google.com with SMTP id k13so29850617lfv.2 for ; Tue, 14 Sep 2021 08:56:18 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=UdtBNSndqezkgUCZK/aPcnCoX2AuIjJfi+pll+tbfu4=; b=g8cxacfT+/ai4kPw+ik31qpT+ZUzpjMs5LF7pqDV22qKcASeYcGNlusP975G2tlASF QrV2d1mvQ0/3wddAC/DpuLjlkKkwd4oHJ6/GJ2eibEbsbAZ1SRJYUr6tmGeq+9oMCoTC yEhaf8zNRq5biIqyBESYG+GV7EdmYt4Mn2IoVXafz0wZHJBDgR30FRaqacMQulRAY8RG G9KFxUEo2Ga1A0Ir80qolXKuPjxCgN8ZPc5wyG6Z4cVuzOXUECXDINnpPKIX8wOIS+gr JTYnRL3mR7fHm2UzUzwrl931slpb+hicqTTHlaBiHQSI2ppjleVqZPhss3ypP0GtMNPS qXIw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=UdtBNSndqezkgUCZK/aPcnCoX2AuIjJfi+pll+tbfu4=; b=fr8uLFmuYmAeEcAnBwY1a8hahY4KbkfIUeCVxSBbh9FzNj3BJljY91KieU10AN4+Z9 abOhQl4f8u3xRiplAvcwNdg9jZKIA58GYwe41anLCgTkAXNcp7gcty5+Qmnf985Dqeg0 I9i9qRircDaBqOBn7rXRBx+82UtaiiPqqulc2gNFK7E+gt4k6t6Y5Si1gWUzdjw5/Q82 oyKMN1I0x2bSArPd6QWO+tmAnIRrHf1yu55hB3e8bpgoeu53odtr2K8IM7y/7I+jPdrX n8GO11wv8epnHX1iLeXEU8+2YXX9G87REXtbvxKC7cd7O1U+9tEicPmdVel7+KAUHqv0 LKjg== X-Gm-Message-State: AOAM533DWp54+UDT6TMRFXIW/N2RbNW+WCLJubZZ50tXNjdkRCbURqXK qyOz/vCmoVcCT4zug3otRfPinw== X-Received: by 2002:a05:6512:12d4:: with SMTP id p20mr248929lfg.328.1631634976923; Tue, 14 Sep 2021 08:56:16 -0700 (PDT) Received: from localhost ([31.134.121.151]) by smtp.gmail.com with ESMTPSA id f40sm1232471lfv.210.2021.09.14.08.56.16 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 14 Sep 2021 08:56:16 -0700 (PDT) From: Sam Protsenko To: Krzysztof Kozlowski , Sylwester Nawrocki , =?UTF-8?q?Pawe=C5=82=20Chmiel?= , Chanwoo Choi , Tomasz Figa , Rob Herring , Stephen Boyd , Michael Turquette Cc: Ryu Euiyoul , Tom Gall , Sumit Semwal , John Stultz , Amit Pundir , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-samsung-soc@vger.kernel.org Subject: [PATCH 5/6] dt-bindings: clock: Document Exynos850 CMU bindings Date: Tue, 14 Sep 2021 18:56:06 +0300 Message-Id: <20210914155607.14122-6-semen.protsenko@linaro.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210914155607.14122-1-semen.protsenko@linaro.org> References: <20210914155607.14122-1-semen.protsenko@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Provide dt-schema documentation for Exynos850 SoC clock controller. Signed-off-by: Sam Protsenko --- .../clock/samsung,exynos850-clock.yaml | 190 ++++++++++++++++++ 1 file changed, 190 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/samsung,exynos850-clock.yaml diff --git a/Documentation/devicetree/bindings/clock/samsung,exynos850-clock.yaml b/Documentation/devicetree/bindings/clock/samsung,exynos850-clock.yaml new file mode 100644 index 000000000000..b69ba4125421 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/samsung,exynos850-clock.yaml @@ -0,0 +1,190 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/samsung,exynos850-clock.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Samsung Exynos850 SoC clock controller + +maintainers: + - Sam Protsenko + - Chanwoo Choi + - Krzysztof Kozlowski + - Sylwester Nawrocki + - Tomasz Figa + +description: | + Exynos850 clock controller is comprised of several CMU units, generating + clocks for different domains. Those CMU units are modeled as separate device + tree nodes, and might depend on each other. Root clocks in that clock tree are + two external clocks:: OSCCLK (26 MHz) and RTCCLK (32768 Hz). Those external + clocks must be defined as fixed-rate clocks in dts. + + CMU_TOP is a top-level CMU, where all base clocks are prepared using PLLs and + dividers; all other leaf clocks (other CMUs) are usually derived from CMU_TOP. + + Each clock is assigned an identifier and client nodes can use this identifier + to specify the clock which they consume. All clocks that available for usage + in clock consumer nodes are defined as preprocessor macros in + 'dt-bindings/clock/exynos850.h' header. + +properties: + compatible: + enum: + - samsung,exynos850-cmu-top + - samsung,exynos850-cmu-core + - samsung,exynos850-cmu-hsi + - samsung,exynos850-cmu-peri + + clocks: + minItems: 1 + maxItems: 5 + + clock-names: + minItems: 1 + maxItems: 5 + + "#clock-cells": + const: 1 + + reg: + maxItems: 1 + +allOf: + - if: + properties: + compatible: + contains: + const: samsung,exynos850-cmu-top + + then: + properties: + clocks: + items: + - description: External reference clock (26 MHz) + + clock-names: + items: + - const: oscclk + + - if: + properties: + compatible: + contains: + const: samsung,exynos850-cmu-core + + then: + properties: + clocks: + items: + - description: External reference clock (26 MHz) + - description: CMU_CORE bus clock (from CMU_TOP) + - description: CCI clock (from CMU_TOP) + - description: eMMC clock (from CMU_TOP) + - description: SSS clock (from CMU_TOP) + + clock-names: + items: + - const: oscclk + - const: dout_core_bus + - const: dout_core_cci + - const: dout_core_mmc_embd + - const: dout_core_sss + + - if: + properties: + compatible: + contains: + const: samsung,exynos850-cmu-hsi + + then: + properties: + clocks: + items: + - description: External reference clock (26 MHz) + - description: External RTC clock (32768 Hz) + - description: CMU_HSI bus clock (from CMU_TOP) + - description: SD card clock (from CMU_TOP) + - description: "USB 2.0 DRD clock (from CMU_TOP)" + + clock-names: + items: + - const: oscclk + - const: rtcclk + - const: dout_hsi_bus + - const: dout_hsi_mmc_card + - const: dout_hsi_usb20drd + + - if: + properties: + compatible: + contains: + const: samsung,exynos850-cmu-peri + + then: + properties: + clocks: + items: + - description: External reference clock (26 MHz) + - description: CMU_PERI bus clock (from CMU_TOP) + - description: UART clock (from CMU_TOP) + - description: Parent clock for HSI2C and SPI (from CMU_TOP) + + clock-names: + items: + - const: oscclk + - const: dout_peri_bus + - const: dout_peri_uart + - const: dout_peri_ip + +required: + - compatible + - "#clock-cells" + - clocks + - clock-names + - reg + +additionalProperties: false + +examples: + # Clock controller node for CMU_PERI + - | + #include + + cmu_peri: clock-controller@10030000 { + compatible = "samsung,exynos850-cmu-peri"; + reg = <0x10030000 0x8000>; + #clock-cells = <1>; + + clocks = <&oscclk>, <&cmu_top DOUT_PERI_BUS>, + <&cmu_top DOUT_PERI_UART>, + <&cmu_top DOUT_PERI_IP>; + clock-names = "oscclk", "dout_peri_bus", + "dout_peri_uart", "dout_peri_ip"; + }; + + # External reference clock (should be provided in particular board DTS) + - | + oscclk: clock-oscclk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-output-names = "oscclk"; + clock-frequency = <26000000>; + }; + + # UART controller node that consumes the clock generated by CMU_PERI + - | + #include + #include + + serial_0: serial@13820000 { + compatible = "samsung,exynos850-uart"; + reg = <0x13820000 0x100>; + interrupts = ; + pinctrl-names = "default"; + pinctrl-0 = <&uart0_pins>; + clocks = <&cmu_peri GOUT_UART_PCLK>, <&cmu_peri GOUT_UART_IPCLK>; + clock-names = "uart", "clk_uart_baud0"; + }; + +... -- 2.30.2