Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp1353583pxb; Thu, 16 Sep 2021 05:51:26 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx36zb8n0o48EWxJEix9tSjOxbTz81O74CutWU2W339/W9UjEw1zCcefJoprVKukcY4w0gL X-Received: by 2002:a92:c8c7:: with SMTP id c7mr3987440ilq.62.1631796686230; Thu, 16 Sep 2021 05:51:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631796686; cv=none; d=google.com; s=arc-20160816; b=ZE2hqKFbnPf6hFt2FM/9WEi7ZedKf5N5f1piK9EYREkiYE6oDs9ttEqOY3zRSHvGpv 9v/Kvt5V021KHkmyOB8botO0SpUYu2TpkpRfD04UAve5K6AeWOOzUdQayGjbSc2tKWyG AUQDYcyYHsyZSydETLl7vxGdcyAsXr2ohfJauhmKQh46x7ohyaGJmYG4m/uJ1alRyhpY C9DphCbBRZhIgIaK5TuGMBGV9P1fm+mXpY8mz2sAlbB5h6+jk/4XBOzWELZe406L1XVJ 5NOkOZpR3e1yeynjUS1m7GGEdfXYOCO6M8795DrhDoGI0DFygEoOrR7q/8BzPg8L1swR PH7w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :dkim-signature:dkim-signature; bh=6plUJPuIO09066G85hIHzTnYEmymxOdL/SU9LjssE8Y=; b=jssPKmtlf4npJQwIFGkMC4jTy0pbYvHgbxzfj3EkiFfQr5/IzBenpCxHRT5e/Xdcef AY6Gw7n3k7gE6MSA63fgCzhTBnSl4dwqn9vFNmzrMrP0Ssqnii6cY7V6o3S1XHW/1v/J +C8qH+8ff7h9/WxbYqMBqIjt6a8nLCVbS5kWQfX6F0JKdRuRhSOrejqSfQdnL0NnpLP3 upGR0fIl/P2cCGMxeXCf/zzVDxmQczLnz4KO3T+26QI7mlvP0sSUpMr55cbfU5zBwAdg TgMyHH6spKVvkU/UzfZY5+FbuZXyBI/rmwZKMoVD+0w4MKvZhKF+5zjgQiZJ1Jc39YG3 CBsw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@tq-group.com header.s=key1 header.b=N4kxPSWK; dkim=pass header.i=@tq-group.com header.s=key1 header.b=hRMXot9k; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=tq-group.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e46si2338153jaf.50.2021.09.16.05.51.14; Thu, 16 Sep 2021 05:51:26 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@tq-group.com header.s=key1 header.b=N4kxPSWK; dkim=pass header.i=@tq-group.com header.s=key1 header.b=hRMXot9k; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=tq-group.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239698AbhIPMvz (ORCPT + 99 others); Thu, 16 Sep 2021 08:51:55 -0400 Received: from mx1.tq-group.com ([93.104.207.81]:61087 "EHLO mx1.tq-group.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230299AbhIPMvz (ORCPT ); Thu, 16 Sep 2021 08:51:55 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=tq-group.com; i=@tq-group.com; q=dns/txt; s=key1; t=1631796634; x=1663332634; h=message-id:subject:from:to:cc:date:in-reply-to: references:mime-version:content-transfer-encoding; bh=6plUJPuIO09066G85hIHzTnYEmymxOdL/SU9LjssE8Y=; b=N4kxPSWKUo6w2hEBbEwAJl75W9sxfCGH1F7kbR/DuCk+cgo64sjI8gJU Q156GWsWhog4Z9Y52cIKOPWN8jfp84v2C+b/nC8akq5Y4jtedfZKFHDw1 ColdjxDCFFrvfk4//pLnCfbWzyS76+0etbammOsXR7EQEVpC23cp2KEaK YY2qaAdIAMyp0KOOCuqn3phUpBqVanZVyg/sZsfVXmIbpEhK+upBy2hkL MP3n6oL5D6ZYiMz3zrphH2i1TttAg9NFjg/0o+QqweRA8+bpw/pqPhYD4 L51IwWipXidVEFwTEedHCv3gyTPISr3kVxEzBJ3EEwQQe7Hi+siBhlXS3 Q==; X-IronPort-AV: E=Sophos;i="5.85,298,1624312800"; d="scan'208";a="19552601" Received: from unknown (HELO tq-pgp-pr1.tq-net.de) ([192.168.6.15]) by mx1-pgp.tq-group.com with ESMTP; 16 Sep 2021 14:50:33 +0200 Received: from mx1.tq-group.com ([192.168.6.7]) by tq-pgp-pr1.tq-net.de (PGP Universal service); Thu, 16 Sep 2021 14:50:33 +0200 X-PGP-Universal: processed; by tq-pgp-pr1.tq-net.de on Thu, 16 Sep 2021 14:50:33 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=tq-group.com; i=@tq-group.com; q=dns/txt; s=key1; t=1631796633; x=1663332633; h=message-id:subject:from:to:cc:date:in-reply-to: references:mime-version:content-transfer-encoding; bh=6plUJPuIO09066G85hIHzTnYEmymxOdL/SU9LjssE8Y=; b=hRMXot9k3BMTciaVtF4OIeBasZDAfh0foXzHJVq4KiTHtS6UJM5agMpq 1OoX1MQnjKbY360ibL6np05SuahCXp3bc8JIjLt2+ZdRsj8Fseq2Ntr+K pm6IYtUOklVgIPOFQ0xDqY/ZxDL03t/Ffc5bhy+0FZwX4GQjnHzquu2mB 1q2iEuIzOAnZUNZidPcoAes1Z06IvNVFo4qH2nZpVv5Uyvzb+i7go+IyZ ApRhsU6FPJEoOLLnhR7YS/GSQz31UwSHXlcR8N8fXP48G4XTDd0wWhs7O AJR2QcAX427EW1Wz3FcvuKWxgpoldJnQVtHb8jwft0EvRchfTrUQryKdT Q==; X-IronPort-AV: E=Sophos;i="5.85,298,1624312800"; d="scan'208";a="19552599" Received: from vtuxmail01.tq-net.de ([10.115.0.20]) by mx1.tq-group.com with ESMTP; 16 Sep 2021 14:50:28 +0200 Received: from schifferm-ubuntu4.tq-net.de (schifferm-ubuntu4.tq-net.de [10.121.48.12]) by vtuxmail01.tq-net.de (Postfix) with ESMTPA id A2C88280070; Thu, 16 Sep 2021 14:50:27 +0200 (CEST) Message-ID: <5015d9c9fe02733f8dfb2714a903ab725e7cdd7f.camel@ew.tq-group.com> Subject: Re: [PATCH] drm: fsl-dcu: enable PIXCLK on LS1021A From: Matthias Schiffer To: Stefan Agner , sboyd@kernel.org, mturquette@baylibre.com Cc: Alison Wang , David Airlie , Daniel Vetter , dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Date: Thu, 16 Sep 2021 14:50:27 +0200 In-Reply-To: <0321e3b1a9def003322b71f2a5fdfe08@agner.ch> References: <20200820105832.22331-1-matthias.schiffer@ew.tq-group.com> <0321e3b1a9def003322b71f2a5fdfe08@agner.ch> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.28.5-0ubuntu0.18.04.2 Mime-Version: 1.0 Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, 2020-08-21 at 15:41 +0200, Stefan Agner wrote: > Hi Matthias, > > On 2020-08-20 12:58, Matthias Schiffer wrote: > > The PIXCLK needs to be enabled in SCFG before accessing the DCU on LS1021A, > > or the access will hang. > > Hm, this seems a rather ad-hoc access to SCFG from the DCU. We do > support a pixel clock in the device tree bindings of fsl-dcu, so ideally > we should enable the pixel clock through the clock framework. > > On the other hand, I guess that would mean adding a clock driver to flip > a single bit, which seems a bit excessive too. > > I'd like a second opinion on that. Adding clk framework maintainers. It's been a while, and nobody else has given their opinion. How should we proceed with this patch? Matthias > > -- > Stefan > > > > > Signed-off-by: Matthias Schiffer > > --- > > drivers/gpu/drm/fsl-dcu/Kconfig | 1 + > > drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.c | 25 +++++++++++++++++++++++ > > drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.h | 3 +++ > > 3 files changed, 29 insertions(+) > > > > diff --git a/drivers/gpu/drm/fsl-dcu/Kconfig b/drivers/gpu/drm/fsl-dcu/Kconfig > > index d7dd8ba90e3a..9e5a35e7c00c 100644 > > --- a/drivers/gpu/drm/fsl-dcu/Kconfig > > +++ b/drivers/gpu/drm/fsl-dcu/Kconfig > > @@ -8,6 +8,7 @@ config DRM_FSL_DCU > > select DRM_PANEL > > select REGMAP_MMIO > > select VIDEOMODE_HELPERS > > + select MFD_SYSCON if SOC_LS1021A > > help > > Choose this option if you have an Freescale DCU chipset. > > If M is selected the module will be called fsl-dcu-drm. > > diff --git a/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.c > > b/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.c > > index abbc1ddbf27f..8a7556655581 100644 > > --- a/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.c > > +++ b/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.c > > @@ -51,6 +51,23 @@ static const struct regmap_config fsl_dcu_regmap_config = { > > .volatile_reg = fsl_dcu_drm_is_volatile_reg, > > }; > > > > +static int fsl_dcu_scfg_config_ls1021a(struct device_node *np) > > +{ > > + struct regmap *scfg; > > + > > + scfg = syscon_regmap_lookup_by_compatible("fsl,ls1021a-scfg"); > > + if (IS_ERR(scfg)) > > + return PTR_ERR(scfg); > > + > > + /* > > + * For simplicity, enable the PIXCLK unconditionally. It might > > + * be possible to disable the clock in PM or on unload as a future > > + * improvement. > > + */ > > + return regmap_update_bits(scfg, SCFG_PIXCLKCR, SCFG_PIXCLKCR_PXCEN, > > + SCFG_PIXCLKCR_PXCEN); > > +} > > + > > static void fsl_dcu_irq_uninstall(struct drm_device *dev) > > { > > struct fsl_dcu_drm_device *fsl_dev = dev->dev_private; > > @@ -70,6 +87,14 @@ static int fsl_dcu_load(struct drm_device *dev, > > unsigned long flags) > > return ret; > > } > > > > + if (of_device_is_compatible(fsl_dev->np, "fsl,ls1021a-dcu")) { > > + ret = fsl_dcu_scfg_config_ls1021a(fsl_dev->np); > > + if (ret < 0) { > > + dev_err(dev->dev, "failed to enable pixclk\n"); > > + goto done; > > + } > > + } > > + > > ret = drm_vblank_init(dev, dev->mode_config.num_crtc); > > if (ret < 0) { > > dev_err(dev->dev, "failed to initialize vblank\n"); > > diff --git a/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.h > > b/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.h > > index e2049a0e8a92..566396013c04 100644 > > --- a/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.h > > +++ b/drivers/gpu/drm/fsl-dcu/fsl_dcu_drm_drv.h > > @@ -160,6 +160,9 @@ > > #define FSL_DCU_ARGB4444 12 > > #define FSL_DCU_YUV422 14 > > > > +#define SCFG_PIXCLKCR 0x28 > > +#define SCFG_PIXCLKCR_PXCEN BIT(31) > > + > > #define VF610_LAYER_REG_NUM 9 > > #define LS1021A_LAYER_REG_NUM 10