Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp2290888pxb; Fri, 17 Sep 2021 06:38:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzQQL/rDwYCtQttcpzBkWF0rR5jR/NBiI7C317F+dsQvoTCzA4i6XXoCONoQvfTIRuIOHlM X-Received: by 2002:a50:c949:: with SMTP id p9mr12828189edh.326.1631885916052; Fri, 17 Sep 2021 06:38:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631885916; cv=none; d=google.com; s=arc-20160816; b=RVnDAdJEdz6MJzwt4krk8+3/Sa9XgrmrqK9un3+dwbuKEiaPNOqLJf4fUg8gBp5OB8 gQSYQgZStFpinyNSubhQxqFSUgZJrdzxF3hPYT61Dep+g7CtGHN6B5so3xv3vDvxI+AM /kMOk3P/Nbuv4bMWzhWCSWZKWYukO7ZoVL9dghNqDexDfLEio9zyxlBlSCh1QjYb2BfO O4fgSQiIrdi5qEU/SraI+rmyzCiW2vWjPDk0F8iYbKUN7vJI3gcuvFV/iK1FUEEiS5lk QdtGvC7IBVrGI4ZzVtJC9O2PywqWyiWZKOEAGQ8Vh35csivkDunOk/q/5ICc0M3XwZ7t H2LQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=oUtqyB3OZqdeMHq9Uk4MnnIdAd8QKirPreRnis2v7M4=; b=Ww36hOzHnZ7UIf7GZGqFVvZgMSOK0pIIWdFrGjI357x5RJHn9vXag/tB7mio1vCPbf bvLaEIvCdD7/e7wPuxGexPfiZD1UJ+er5KHgBr+BECDCtqCKgMnVLyEw8kTs5LserrCL eNcr6NBPozJMtdGo5mHOJpRxSAo63aUC1gdXnA6C9RVKkxRpE++nL2CSqnjDwNCFB2NP h6+V3YDpNN09SbzmOGobyBrKiihICVdRMSdWKt/uI6fN56HtRzZ46+OdhGgER+HHfLzv N7IZHI9CGSQvC1Rx+mSREjxjtF71SIlGfMQtntP0B2b3jdU7c7wNT0mH81tUZjs2zxyi 81PA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a22si6927127edy.561.2021.09.17.06.38.12; Fri, 17 Sep 2021 06:38:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234915AbhIQJva (ORCPT + 99 others); Fri, 17 Sep 2021 05:51:30 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:5714 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241646AbhIQJue (ORCPT ); Fri, 17 Sep 2021 05:50:34 -0400 Received: from ironmsg07-lv.qualcomm.com ([10.47.202.151]) by alexa-out.qualcomm.com with ESMTP; 17 Sep 2021 02:49:12 -0700 X-QCInternal: smtphost Received: from ironmsg01-blr.qualcomm.com ([10.86.208.130]) by ironmsg07-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 17 Sep 2021 02:49:10 -0700 X-QCInternal: smtphost Received: from rajpat-linux.qualcomm.com ([10.206.21.0]) by ironmsg01-blr.qualcomm.com with ESMTP; 17 Sep 2021 15:19:06 +0530 Received: by rajpat-linux.qualcomm.com (Postfix, from userid 2344945) id F3B3921463; Fri, 17 Sep 2021 15:19:04 +0530 (IST) From: Rajesh Patil To: Andy Gross , Bjorn Andersson , Rob Herring Cc: linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, rnayak@codeaurora.org, saiprakash.ranjan@codeaurora.org, msavaliy@qti.qualcomm.com, skakit@codeaurora.org, sboyd@kernel.org, mka@chromium.org, dianders@chromium.org, Roja Rani Yarubandi , Rajesh Patil Subject: [PATCH V8 5/8] arm64: dts: sc7280: Update QUPv3 UART5 DT node Date: Fri, 17 Sep 2021 15:18:04 +0530 Message-Id: <1631872087-24416-6-git-send-email-rajpat@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1631872087-24416-1-git-send-email-rajpat@codeaurora.org> References: <1631872087-24416-1-git-send-email-rajpat@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Roja Rani Yarubandi Uart5 is treated as dedicated debug uart.Change the compatible as "qcom,geni-uart" in SoC DT to make it generic and later update it as "qcom,geni-debug-uart" in sc7280-idp Add interconnects and power-domains. Split the pinctrl functions and correct the gpio pins. Signed-off-by: Roja Rani Yarubandi Signed-off-by: Rajesh Patil Reviewed-by: Matthias Kaehlcke --- Changes in V8: - No changes Changes in V7: - As per Matthias comments, update commit message regarding UART5 functionality Changes in V6: - As per Matthias' comments, Squashed "Update QUPv3 UART5 DT node" and "Configure debug uart for sc7280-idp" arch/arm64/boot/dts/qcom/sc7280-idp.dtsi | 19 ++++++++----------- arch/arm64/boot/dts/qcom/sc7280.dtsi | 30 +++++++++++++++++++++++++----- 2 files changed, 33 insertions(+), 16 deletions(-) diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi index 37b8444..cf82301 100644 --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi @@ -258,6 +258,7 @@ }; &uart5 { + compatible = "qcom,geni-debug-uart"; status = "okay"; }; @@ -315,18 +316,14 @@ bias-pull-up; }; -&qup_uart5_default { - tx { - pins = "gpio46"; - drive-strength = <2>; - bias-disable; - }; +&qup_uart5_tx { + drive-strength = <2>; + bias-disable; +}; - rx { - pins = "gpio47"; - drive-strength = <2>; - bias-pull-up; - }; +&qup_uart5_rx { + drive-strength = <2>; + bias-pull-up; }; &sdc1_on { diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index a2a4d7e..4410b5b 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -861,13 +861,18 @@ }; uart5: serial@994000 { - compatible = "qcom,geni-debug-uart"; + compatible = "qcom,geni-uart"; reg = <0 0x00994000 0 0x4000>; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clock-names = "se"; pinctrl-names = "default"; - pinctrl-0 = <&qup_uart5_default>; + pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>; interrupts = ; + power-domains = <&rpmhpd SC7280_CX>; + operating-points-v2 = <&qup_opp_table>; + interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, + <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; + interconnect-names = "qup-core", "qup-config"; status = "disabled"; }; @@ -2254,9 +2259,24 @@ function = "qup04"; }; - qup_uart5_default: qup-uart5-default { - pins = "gpio46", "gpio47"; - function = "qup13"; + qup_uart5_cts: qup-uart5-cts { + pins = "gpio20"; + function = "qup05"; + }; + + qup_uart5_rts: qup-uart5-rts { + pins = "gpio21"; + function = "qup05"; + }; + + qup_uart5_tx: qup-uart5-tx { + pins = "gpio22"; + function = "qup05"; + }; + + qup_uart5_rx: qup-uart5-rx { + pins = "gpio23"; + function = "qup05"; }; qup_uart6_cts: qup-uart6-cts { -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation