Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp2369115pxb; Fri, 17 Sep 2021 08:17:44 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw7S6CxGLLjBWPyvtiPLm8aYClSH2UuJyfsb0NC3bgaQFhFdBhj9dKqbeaBUX1WuwqOiJh5 X-Received: by 2002:a17:906:401:: with SMTP id d1mr13273639eja.242.1631891863904; Fri, 17 Sep 2021 08:17:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631891863; cv=none; d=google.com; s=arc-20160816; b=UnVUXJuj2/hMlbQlE+AQMlFjNdV7dJ1woyHITWfdwdLtJGouuLpnM3GLAPBxJRJZje 0QXGP9NgjboFGQoIey/fJd4qECEfM1vht24uCMJT3JNo5AKutg0n+Lz6/tkqxQY0A8DC EmGOEo7iM/eAcxWxHBXpHNqdLMb1mFNql8Q/ZUDw5gBlx1wYDYDdLWGi9z74ooXsD4DL +Jjxx0T1KLUbMX8mV5+5dxUH1yrH+Jlmm2JwzM8y0rgmFd4RVYGLgTf0F1SJsP0/edx/ 2Do36ElKFViZQp0mzq8aC+ikJxXAM4TyFeloHop/+7FDxfuxTqq53DXm1lneZ/GnJest 5cKQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:ironport-sdr:dkim-signature; bh=M+dNSz4hbwmQpNPRQ4xXehTqZY6C2XzkjlSlKNxohwE=; b=oMM1XM/faC+B0Yu+bWa4dhSqJTNVFlOzORxKuqAYp7B/1Wa9Mfme+Vlk6hY2Jnwh2Z N4UGC82etn1mNLkkauOsVMOXBerKxIsx+fSfPaErnlpS/KapnM4UeiZejkQk4aWY/d00 Iz41EG91RtNjaZ4u8CCXzzoy3A+BWV9wSve/5XpG6a8fBmsEFCf/3FdHEHeOmp0XKVOX RW1rbctlCsLtdOrJHZvcc8XhxIsVNogXZqOmko9eWFKILgBFLHUqOR/6G1u3Dt9ePNSp dnrTGoeypEySh5C0each3LhJWwkrHMJadtwoiewfc3HxvxQs2Rtl3hVS1mJW3LR52PaY rD/w== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=XPl9MHUg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a10si7289749ejf.122.2021.09.17.08.17.17; Fri, 17 Sep 2021 08:17:43 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=XPl9MHUg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241698AbhIQNyi (ORCPT + 99 others); Fri, 17 Sep 2021 09:54:38 -0400 Received: from esa.microchip.iphmx.com ([68.232.154.123]:19137 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241864AbhIQNyg (ORCPT ); Fri, 17 Sep 2021 09:54:36 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1631886795; x=1663422795; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=Uj3EXQbHVxHhrDy1uHdV6B3Gs2T7YnDlp0aK9o5Vvkk=; b=XPl9MHUg/1wLvY+v4uAEZ/qSF2PMb6b6krykeYB2/vW+1ao0qrAkMoo3 foQv0OJZ9kpipDu41gb2QjEE62RaDfYR9BJvEr/aNC+xYXYFf3nuDeVIk FmXHENoPHH1QvDe7UGzuN1dVybyQf0IrsoVl/GwMRtu5W4eFs2uBB0wZ6 LoAlUF/EtkqA7iN11MiuDa4rGiV+4XW/idXnBimN0uVCaBTmP745fxneW Fxi29nwjmOylJcu5lKE4SmUDFigKrVcxFT9GsoGzRsTNtqTYcnbH/V47n 4NEIhUvdAaowFwUyr9MYLAv2hyl2CUJHTqC02chlXYWYWOyzesdEw2tXJ g==; IronPort-SDR: zn5ayvSzQoQE67fpSvpjAg4RbicP8d1nRSEuwR6AjNjz79Zd5I/4bT3bT5Rkgc/NgupA8Nv6lQ FxrBfqDrRrw3WlXGzDiGf8j635RoAoHEn6YlP9TNHF15IqRIfM+vAZ6Jyu7R65nsLJAXj+xdnS CpTJmQ+h6qFUC3dxPsjAqEeMlRuYV5w1t3Kkx84lG8WwpuO7SUnkrAiOys4Dg1nNZ2+ynceJ0W jsoH5x6/nfUjcv0yl4R3c4x0sG044bS2w5jv71xuLirgmvttuq44HEZ9jYJA9aCNbC09crwpfH s2Lv5uHm0mWj385aqWh8GyjX X-IronPort-AV: E=Sophos;i="5.85,301,1624345200"; d="scan'208";a="132212987" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 17 Sep 2021 06:53:14 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 17 Sep 2021 06:53:14 -0700 Received: from kavya-HP-Compaq-6000-Pro-SFF-PC.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 17 Sep 2021 06:53:10 -0700 From: Kavyasree Kotagiri To: , , CC: , , , , , , Subject: [PATCH v5 3/3] clk: lan966x: Add lan966x SoC clock driver Date: Fri, 17 Sep 2021 19:21:42 +0530 Message-ID: <20210917135142.9689-4-kavyasree.kotagiri@microchip.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210917135142.9689-1-kavyasree.kotagiri@microchip.com> References: <20210917135142.9689-1-kavyasree.kotagiri@microchip.com> MIME-Version: 1.0 Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds Generic Clock Controller driver for lan966x SoC. Lan966x clock controller contains 3 PLLs - cpu_clk, ddr_clk and sys_clk. It generates and supplies clock to various peripherals within SoC. Register settings required to provide GCK clocking to a peripheral is as below: GCK_SRC_SEL = Select clock source. GCK_PRESCALER = Set divider value. GCK_ENA = 1 - Enable GCK clock. Signed-off-by: Kavyasree Kotagiri Co-developed-by: Horatiu Vultur Signed-off-by: Horatiu Vultur --- v4 -> v5: - Returning proper error - PTR_ERR. - Removed unused variable "ret" in probe function. v3 -> v4: - Used clk_parent_data instead of of_clk_get_parent_name(). v2 -> v3: - No changes. v1 -> v2: - No changes. drivers/clk/clk-lan966x.c | 236 ++++++++++++++++++++++++++++++++++++++ 1 file changed, 236 insertions(+) create mode 100644 drivers/clk/clk-lan966x.c diff --git a/drivers/clk/clk-lan966x.c b/drivers/clk/clk-lan966x.c new file mode 100644 index 000000000000..0f24b95fd78f --- /dev/null +++ b/drivers/clk/clk-lan966x.c @@ -0,0 +1,236 @@ +// SPDX-License-Identifier: GPL-2.0-or-later +/* + * Microchip LAN966x SoC Clock driver. + * + * Copyright (C) 2021 Microchip Technology, Inc. and its subsidiaries + * + * Author: Kavyasree Kotagiri + */ + +#include +#include +#include +#include +#include +#include +#include +#include + +#include + +#define GCK_ENA BIT(0) +#define GCK_SRC_SEL GENMASK(9, 8) +#define GCK_PRESCALER GENMASK(23, 16) + +static const char *clk_names[N_CLOCKS] = { + "qspi0", "qspi1", "qspi2", "sdmmc0", + "pi", "mcan0", "mcan1", "flexcom0", + "flexcom1", "flexcom2", "flexcom3", + "flexcom4", "timer", "usb_refclk", +}; + +struct lan966x_gck { + struct clk_hw hw; + void __iomem *reg; +}; +#define to_lan966x_gck(hw) container_of(hw, struct lan966x_gck, hw) + +static const struct clk_parent_data lan966x_gck_pdata[] = { + { .fw_name = "cpu_clk", .name = "cpu_clk" }, + { .fw_name = "ddr_clk", .name = "ddr_clk" }, + { .fw_name = "sys_clk", .name = "sys_clk" }, +}; + +static struct clk_init_data init = { + .parent_data = lan966x_gck_pdata, + .num_parents = ARRAY_SIZE(lan966x_gck_pdata), +}; + +static void __iomem *base; + +static int lan966x_gck_enable(struct clk_hw *hw) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 val = readl(gck->reg); + + val |= GCK_ENA; + writel(val, gck->reg); + + return 0; +} + +static void lan966x_gck_disable(struct clk_hw *hw) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 val = readl(gck->reg); + + val &= ~GCK_ENA; + writel(val, gck->reg); +} + +static int lan966x_gck_set_rate(struct clk_hw *hw, + unsigned long rate, + unsigned long parent_rate) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 div, val = readl(gck->reg); + + if (rate == 0 || parent_rate == 0) + return -EINVAL; + + /* Set Prescalar */ + div = parent_rate / rate; + val &= ~GCK_PRESCALER; + val |= FIELD_PREP(GCK_PRESCALER, (div - 1)); + writel(val, gck->reg); + + return 0; +} + +static long lan966x_gck_round_rate(struct clk_hw *hw, unsigned long rate, + unsigned long *parent_rate) +{ + unsigned int div; + + if (rate == 0 || *parent_rate == 0) + return -EINVAL; + + if (rate >= *parent_rate) + return *parent_rate; + + div = DIV_ROUND_CLOSEST(*parent_rate, rate); + + return *parent_rate / div; +} + +static unsigned long lan966x_gck_recalc_rate(struct clk_hw *hw, + unsigned long parent_rate) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 div, val = readl(gck->reg); + + div = FIELD_GET(GCK_PRESCALER, val); + + return parent_rate / (div + 1); +} + +static int lan966x_gck_determine_rate(struct clk_hw *hw, + struct clk_rate_request *req) +{ + struct clk_hw *parent; + int i; + + for (i = 0; i < clk_hw_get_num_parents(hw); ++i) { + parent = clk_hw_get_parent_by_index(hw, i); + if (!parent) + continue; + + if (clk_hw_get_rate(parent) / req->rate < 254) { + req->best_parent_hw = parent; + req->best_parent_rate = clk_hw_get_rate(parent); + + return 0; + } + } + + return -EINVAL; +} + +static u8 lan966x_gck_get_parent(struct clk_hw *hw) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 val = readl(gck->reg); + + return FIELD_GET(GCK_SRC_SEL, val); +} + +static int lan966x_gck_set_parent(struct clk_hw *hw, u8 index) +{ + struct lan966x_gck *gck = to_lan966x_gck(hw); + u32 val = readl(gck->reg); + + val &= ~GCK_SRC_SEL; + val |= FIELD_PREP(GCK_SRC_SEL, index); + writel(val, gck->reg); + + return 0; +} + +static const struct clk_ops lan966x_gck_ops = { + .enable = lan966x_gck_enable, + .disable = lan966x_gck_disable, + .set_rate = lan966x_gck_set_rate, + .round_rate = lan966x_gck_round_rate, + .recalc_rate = lan966x_gck_recalc_rate, + .determine_rate = lan966x_gck_determine_rate, + .set_parent = lan966x_gck_set_parent, + .get_parent = lan966x_gck_get_parent, +}; + +static struct clk_hw *lan966x_gck_clk_register(struct device *dev, int i) +{ + struct lan966x_gck *priv; + int ret; + + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); + if (!priv) + return ERR_PTR(-ENOMEM); + + priv->reg = base + (i * 4); + priv->hw.init = &init; + ret = devm_clk_hw_register(dev, &priv->hw); + if (ret) + return ERR_PTR(ret); + + return &priv->hw; +}; + +static int lan966x_clk_probe(struct platform_device *pdev) +{ + struct clk_hw_onecell_data *hw_data; + struct device *dev = &pdev->dev; + int i; + + hw_data = devm_kzalloc(dev, sizeof(*hw_data), GFP_KERNEL); + if (!hw_data) + return -ENOMEM; + + base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(base)) + return PTR_ERR(base); + + init.ops = &lan966x_gck_ops; + + hw_data->num = N_CLOCKS; + + for (i = 0; i < N_CLOCKS; i++) { + init.name = clk_names[i]; + hw_data->hws[i] = lan966x_gck_clk_register(dev, i); + if (IS_ERR(hw_data->hws[i])) { + dev_err(dev, "failed to register %s clock\n", + init.name); + return PTR_ERR(hw_data->hws[i]); + } + } + + return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, hw_data); +} + +static const struct of_device_id lan966x_clk_dt_ids[] = { + { .compatible = "microchip,lan966x-gck", }, + { } +}; +MODULE_DEVICE_TABLE(of, lan966x_clk_dt_ids); + +static struct platform_driver lan966x_clk_driver = { + .probe = lan966x_clk_probe, + .driver = { + .name = "lan966x-clk", + .of_match_table = lan966x_clk_dt_ids, + }, +}; +builtin_platform_driver(lan966x_clk_driver); + +MODULE_AUTHOR("Kavyasree Kotagiri "); +MODULE_DESCRIPTION("LAN966X clock driver"); +MODULE_LICENSE("GPL v2"); -- 2.17.1