Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp2620173pxb; Fri, 17 Sep 2021 14:17:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzAqhIyqgxXompJuTcNARpFQkqLLbyGa6j+enkm1F6dhu9BIDGMvfjk1yg5S6tGA/yU8AF4 X-Received: by 2002:a05:6e02:2141:: with SMTP id d1mr5695874ilv.242.1631913451812; Fri, 17 Sep 2021 14:17:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1631913451; cv=none; d=google.com; s=arc-20160816; b=IRwLF3Nt7gGxXqseILpCj6fvorcdKJ66wwZhe1TFT3qfmlFF+rhUdUSR/5GVs1KMD0 JqY5urhXdxDL1Hff1pOzi2rthPVZAIuMxFExuwPBrhxEfXrA2Q2TsRq2Qebsd+wYcNR4 GhyLrwqsDrdzHsC/TLLcOvs9SmNK7973ydHH7F3UzTEZXgu6dvO9DgqDTKF5ijD/rxNp CBxOL08MW9lNPFze9ElT8QBQl3ijZujsgktS/d3zXZzxpcPOn6wAiqNlKCy3RZZyrChX sZu24G3CU4kvyCzX4357Ugl0rp9VMDzhpwWqsjeDUloz8bw1dGdJc8xoVOL9ayq5AzUy xXOQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=g+qL01Jd8FoLatChRQUeB5HqdjNbrgR4GYYHNj6r2uI=; b=H2dTTdvtYYRjErl1vPE/p77fqjDl8GPFRvJto1JRkSwCAV8AsCROYu0lvdl9SpLHug Pc2EAjG6EWVbSvPzMtGD3o+ORpO0G9niF6HF6yGx4ozXtpeKgyxVcrpfNAzlaqeyhkj5 x6nBXVEBJBIaSCSiyLh68kBbPkHiR0W8E+W/2qOWpw/3YrDyg1THpY/FKnUMO5qsV+qz ac6RXY6/8T0FggzVjohCSwK1eYznnS053mpO+hwB0hQhfBhWc3OiKB0zl+8z8F1NTMUx KJ3Dx4cu+JnEIt9cgQWl26X7x8UmyaIcCoZ+tjODyiKuhQHKOib106d5EROk2WVvxKaF T0sQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 189si6253667jaj.45.2021.09.17.14.17.19; Fri, 17 Sep 2021 14:17:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S245760AbhIQNgD (ORCPT + 99 others); Fri, 17 Sep 2021 09:36:03 -0400 Received: from foss.arm.com ([217.140.110.172]:53322 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S245149AbhIQNfj (ORCPT ); Fri, 17 Sep 2021 09:35:39 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 514C111FB; Fri, 17 Sep 2021 06:34:17 -0700 (PDT) Received: from usa.arm.com (e103737-lin.cambridge.arm.com [10.1.197.49]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 6C9E13F719; Fri, 17 Sep 2021 06:34:16 -0700 (PDT) From: Sudeep Holla To: linux-acpi@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Sudeep Holla , Cristian Marussi , "Rafael J . Wysocki" , Jassi Brar Subject: [PATCH v2 09/14] mailbox: pcc: Add PCC register bundle and associated accessor functions Date: Fri, 17 Sep 2021 14:33:52 +0100 Message-Id: <20210917133357.1911092-10-sudeep.holla@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210917133357.1911092-1-sudeep.holla@arm.com> References: <20210917133357.1911092-1-sudeep.holla@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Extended PCC subspaces introduces more registers into the PCCT. In order to consolidate access to these registers and to keep all the details contained in one place, let us introduce PCC register bundle that holds the ACPI Generic Address Structure as well as the virtual address for the same if it is mapped in the OS. It also contains the various masks used to access the register and the associated read, write and read-modify-write accessors. We can also clean up the initialisations by having a helper function for the same. Signed-off-by: Sudeep Holla --- drivers/mailbox/pcc.c | 90 +++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 90 insertions(+) diff --git a/drivers/mailbox/pcc.c b/drivers/mailbox/pcc.c index ae4b7a4b3531..deaea9d423a7 100644 --- a/drivers/mailbox/pcc.c +++ b/drivers/mailbox/pcc.c @@ -52,6 +52,7 @@ #include #include #include +#include #include #include #include @@ -64,6 +65,23 @@ static struct mbox_chan *pcc_mbox_channels; +/** + * struct pcc_chan_reg - PCC register bundle + * + * @vaddr: cached virtual address for this register + * @gas: pointer to the generic address structure for this register + * @preserve_mask: bitmask to preserve when writing to this register + * @set_mask: bitmask to set when writing to this register + * @status_mask: bitmask to determine and/or update the status for this register + */ +struct pcc_chan_reg { + void __iomem *vaddr; + struct acpi_generic_address *gas; + u64 preserve_mask; + u64 set_mask; + u64 status_mask; +}; + /** * struct pcc_chan_info - PCC channel specific information * @@ -144,6 +162,53 @@ static int write_register(void __iomem *vaddr, u64 val, unsigned int bit_width) return ret_val; } +static int pcc_chan_reg_read(struct pcc_chan_reg *reg, u64 *val) +{ + int ret = 0; + + if (!reg->gas) { + *val = 0; + return 0; + } + + if (reg->vaddr) + ret = read_register(reg->vaddr, val, reg->gas->bit_width); + else + ret = acpi_read(val, reg->gas); + + return ret; +} + +static int pcc_chan_reg_write(struct pcc_chan_reg *reg, u64 val) +{ + int ret = 0; + + if (!reg->gas) + return 0; + + if (reg->vaddr) + ret = write_register(reg->vaddr, val, reg->gas->bit_width); + else + ret = acpi_write(val, reg->gas); + + return ret; +} + +static int pcc_chan_reg_read_modify_write(struct pcc_chan_reg *reg) +{ + int ret = 0; + u64 val; + + ret = pcc_chan_reg_read(reg, &val); + if (ret) + return ret; + + val &= reg->preserve_mask; + val |= reg->set_mask; + + return pcc_chan_reg_write(reg, val); +} + /** * pcc_map_interrupt - Map a PCC subspace GSI to a linux IRQ number * @interrupt: GSI number. @@ -379,6 +444,31 @@ static int parse_pcc_subspace(union acpi_subtable_headers *header, return -EINVAL; } +static int +pcc_chan_reg_init(struct pcc_chan_reg *reg, struct acpi_generic_address *gas, + u64 preserve_mask, u64 set_mask, u64 status_mask, char *name) +{ + if (gas->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) { + if (!(gas->bit_width >= 8 && gas->bit_width <= 64 && + is_power_of_2(gas->bit_width))) { + pr_err("Error: Cannot access register of %u bit width", + gas->bit_width); + return -EFAULT; + } + + reg->vaddr = acpi_os_ioremap(gas->address, gas->bit_width / 8); + if (!reg->vaddr) { + pr_err("Failed to ioremap PCC %s register\n", name); + return -ENOMEM; + } + } + reg->gas = gas; + reg->preserve_mask = preserve_mask; + reg->set_mask = set_mask; + reg->status_mask = status_mask; + return 0; +} + /** * pcc_parse_subspace_irq - Parse the PCC IRQ and PCC ACK register * -- 2.25.1