Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp613645pxb; Wed, 22 Sep 2021 09:10:39 -0700 (PDT) X-Google-Smtp-Source: ABdhPJym7F5NbyRuGLcvYHd4aYLOzDJeQDqzwT1z9XsD45nniHuKhMfmm4VAIaUjVssqByVbGxy3 X-Received: by 2002:a17:906:dc4b:: with SMTP id yz11mr381836ejb.460.1632327039750; Wed, 22 Sep 2021 09:10:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1632327039; cv=none; d=google.com; s=arc-20160816; b=wXh7zy4UOhaYIGPnzwILAOA/9frS1rXhQMkMmBL6Z3YE9p9Q8rUQZNjAuCays4c3gc KKfi30RRWMCubbmXHgrEk3xS7KHycktdawDMGUwpWeROq0be3hOJuBxytqLqljT2TvyY cqDWE8Sz4z6wxtkMs4hI8Mrwg/RFmSQPbQfM0xMGUseuQBQEyCqpLcFOML3+isnp6P3k EAEuGDZIk3O64GdeLt0mLs8g9eExOvAVf+ZjSLTLOC64L2gbhvwebhOXQ5D7HcER8VA5 ZfM5H+Lk43EL2YVuc2EX08dN84AqUQi9cG7FmPT8trnCBzVBLW8zEWQxPXdqhws2tf4e w0ZQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-transfer-encoding :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=go0Vcn0FObj6HHleHQfYXGb1whm9MADrF5ukKaOcYlM=; b=JbEgMNxjPx8BXrbPMNskB3fAk/Cpk+MYyWzGrm0cUEg5PFUxqAGxf0trmoBVuMDo9f xh/jmNiGpMyT/frZKJReOzf/W96anIdkzOV+RVZ4B7fWCaiy8DvYUpaCkDFo9JhnncL+ HG1SDRo9gyTzgNH5Au/s9jwdKhl8nprab0/A/jqiDMpEbIFvXazLVU8V6hBdDjzl6l+E r2Bhg/wksKpDYPAB/xG3FN8ca2v1lw7hF/LuxJHIB1fYZ1rF8LC/o/596/FRc94r+Y3L KY3PqIav93Q3GPL3UHiPp5QDsIEQx7GtBWz4B5E7v+Hw4fEK1KDxaANmTcQZYprAwcQ0 CxUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b="FTjlHne/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x20si3119650ejy.481.2021.09.22.09.10.09; Wed, 22 Sep 2021 09:10:39 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b="FTjlHne/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236550AbhIVQJa (ORCPT + 99 others); Wed, 22 Sep 2021 12:09:30 -0400 Received: from mail.kernel.org ([198.145.29.99]:41488 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232357AbhIVQJ3 (ORCPT ); Wed, 22 Sep 2021 12:09:29 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 77EC361090; Wed, 22 Sep 2021 16:07:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1632326879; bh=yctlIi1HkrolODiWaucLlNNuDJShRbGjTDeBFQoL+sQ=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=FTjlHne/yiD8nTOLATvSGiGbB5StrT2948rLIcHyuE9np1uUUEFoiqlCBFXOechzg IUQjs14cF6Wkte3RZIwukniCLCpi6agkYoB4q1FJevwdIsPnggI9V1DugAmO1MGDu6 ywXQAEoCMhw0FTxPsPsob8cvocfL74j1uBcap/Yu20S94miYrnXROrj0V0L0SURCTa EMRvUESwBJBj0nY1K3PD/yiEc66jJ2KSNUNuXjpTqyd0051s0bJzbLOx7RD2Z3jsWm P9SGCmdjeAMYgOqZnbykk4OEJhpdljIUOg4SP0v2HlUDZfl38KFWvIcI8ulHRrDdpk SVFyH8Fb5o9FA== Received: by pali.im (Postfix) id 09B5579F; Wed, 22 Sep 2021 18:07:56 +0200 (CEST) Date: Wed, 22 Sep 2021 18:07:56 +0200 From: Pali =?utf-8?B?Um9ow6Fy?= To: Gregory CLEMENT Cc: Michael Turquette , Stephen Boyd , Rob Herring , Greg Kroah-Hartman , Andrew Lunn , Sebastian Hesselbarth , Vladimir Vid , Marek =?utf-8?B?QmVow7pu?= , linux-clk@vger.kernel.org, linux-serial@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: Re: [RESEND PATCH v5 5/6] arm64: dts: marvell: armada-37xx: add device node for UART clock and use it Message-ID: <20210922160756.flcllzfixsn7xjxt@pali> References: <20210922105433.11744-1-pali@kernel.org> <20210922105433.11744-6-pali@kernel.org> <87o88k63p5.fsf@BL-laptop> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <87o88k63p5.fsf@BL-laptop> User-Agent: NeoMutt/20180716 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wednesday 22 September 2021 17:16:22 Gregory CLEMENT wrote: > Hello Pali, > > > This change defines DT node for UART clock "marvell,armada-3700-uart-clock" > > and use this UART clock as a base clock for all UART devices. > > Sorry to not have pointed this earlier but I found something a little > unusual, see below: > > > > > Signed-off-by: Pali Rohár > > --- > > arch/arm64/boot/dts/marvell/armada-3720-db.dts | 4 ++++ > > .../boot/dts/marvell/armada-3720-espressobin.dtsi | 4 ++++ > > .../boot/dts/marvell/armada-3720-turris-mox.dts | 4 ++++ > > arch/arm64/boot/dts/marvell/armada-3720-uDPU.dts | 4 ++++ > > arch/arm64/boot/dts/marvell/armada-37xx.dtsi | 15 +++++++++++++-- > > 5 files changed, 29 insertions(+), 2 deletions(-) > > > > diff --git a/arch/arm64/boot/dts/marvell/armada-3720-db.dts b/arch/arm64/boot/dts/marvell/armada-3720-db.dts > > index 3e5789f37206..accf014a6a1e 100644 > > --- a/arch/arm64/boot/dts/marvell/armada-3720-db.dts > > +++ b/arch/arm64/boot/dts/marvell/armada-3720-db.dts > > @@ -191,6 +191,10 @@ > > }; > > }; > > > > +&uartclk { > > + status = "okay"; > > I found unusual to have to enable the clock at device tree level. > Usually the clock driver is always loaded and then the clock is really > enabled or disabled through the clock framework. > > [...] > > > diff --git a/arch/arm64/boot/dts/marvell/armada-37xx.dtsi b/arch/arm64/boot/dts/marvell/armada-37xx.dtsi > > index 9acc5d2b5a00..5bc61c9615f5 100644 > > --- a/arch/arm64/boot/dts/marvell/armada-37xx.dtsi > > +++ b/arch/arm64/boot/dts/marvell/armada-37xx.dtsi > > @@ -132,10 +132,21 @@ > > reg = <0x11500 0x40>; > > }; > > > > + uartclk: uartclk@12000 { > > + compatible = "marvell,armada-3700-uart-clock"; > > + reg = <0x12010 0x4>, <0x12210 0x4>; > > + clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>, > > + <&tbg 3>, <&xtalclk>; > > + clock-names = "TBG-A-P", "TBG-B-P", "TBG-A-S", > > + "TBG-B-S", "xtal"; > > + #clock-cells = <1>; > > I think you could remove the following line and thanks to this there > won't be any change in the dts of the board: > > + status = "disabled"; After removing "status" from dtsi and then also from board bts files, UART is still working fine. So I will include this change into V6. Is there anything else? > > + }; > > + > > Gregory > > > > uart0: serial@12000 { > > compatible = "marvell,armada-3700-uart"; > > reg = <0x12000 0x18>; > > - clocks = <&xtalclk>; > > + clocks = <&uartclk 0>; > > interrupts = > > , > > , > > @@ -147,7 +158,7 @@ > > uart1: serial@12200 { > > compatible = "marvell,armada-3700-uart-ext"; > > reg = <0x12200 0x30>; > > - clocks = <&xtalclk>; > > + clocks = <&uartclk 1>; > > interrupts = > > , > > ; > > -- > > 2.20.1 > > > > -- > Gregory Clement, Bootlin > Embedded Linux and Kernel engineering > http://bootlin.com