Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp96310pxb; Wed, 22 Sep 2021 17:01:37 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy64IKMKwAXIaQsFNaHQ/ZJb1Oea3kepoqiVRip8J2a2tGSAaFLmMjWL7yCI/g8XwgTydjr X-Received: by 2002:a17:906:5e43:: with SMTP id b3mr2050738eju.424.1632355297472; Wed, 22 Sep 2021 17:01:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1632355297; cv=none; d=google.com; s=arc-20160816; b=gufwKwexYvShglM7x2itZsRfuRwrmIY4s/01HqKvjiqJNg5c6RUJRUOhp8baWct2q/ 0BnE8Eu+6yLwmYB+hpN0wcpoI0hRhcU6nFQTmxWCvQp82I0+nkGgKXeaN2/b4UvtuaUo j8kczdyQ8IT2YFFmSD+yQRnF0U8gAsrqibQSaddk7PyzqfGpYptSKQhJR33u3d+zUp5t ut29fXZsYb460AG2wOkoAGUKBBZZcpix32KT4XEeNpUzbQlBOws8C6zQkT9+4HvgTLBt Xp2OXJtYYXqK5UKJdon+aVRpT2LMmiVxSAlBd9nKWv38nnq/5FXSnC/BKLIoJM7EGBNP ze9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=q1tqrb6kEHUKAt5QMZ05dsqk1NVAkSwBn8RahD1HlNQ=; b=W+DhOLFCUTrq0lic/L8VRQqoHz5/def6Unxb61PvfpzztBeq/sDh/QnF/s9r3ZD317 pC7aGQOZojliYHGyxOY4GngUFdPqSO/SB52+7DHLFAJ0C3581/IZ/bkQuZyHUdrI87GP 7FYAjfhFi4EtnP81JJHt9QimiWllS2jexSVVnzlE4Bhwtqhy/bd8cavtejyCYupj/ROt O7S5oiu7IDKX18YJ7dpaHCJXlOjEzHgPSESlzZdzrF5gR5pgnV0c7LfpwXyaN3I6nkSu MjM64fUaQMkpbJURAAKJ/aEzRqDXEyTyi420W4SIrge7idoPIjYnmvbtogBxh1HZ/BID 5k6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=XqH6quTS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e26si4100517ejl.678.2021.09.22.17.01.13; Wed, 22 Sep 2021 17:01:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=XqH6quTS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238541AbhIWABX (ORCPT + 99 others); Wed, 22 Sep 2021 20:01:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48208 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230414AbhIWABW (ORCPT ); Wed, 22 Sep 2021 20:01:22 -0400 Received: from perceval.ideasonboard.com (perceval.ideasonboard.com [IPv6:2001:4b98:dc2:55:216:3eff:fef7:d647]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D4E6EC061574; Wed, 22 Sep 2021 16:59:51 -0700 (PDT) Received: from pendragon.ideasonboard.com (62-78-145-57.bb.dnainternet.fi [62.78.145.57]) by perceval.ideasonboard.com (Postfix) with ESMTPSA id 2DB54E52; Thu, 23 Sep 2021 01:59:50 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ideasonboard.com; s=mail; t=1632355190; bh=m7QhAZfUwFO2Iw3Pz+mv+NlLK6aw+m1UjGYHr+Rjfrs=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=XqH6quTSgKUyY0bbaTVEceGaerQaDqI2nTAnrLETtixi/jKJLvqdY/t+onLtfoQbX g77o7TwcSENNg1vDDIXp1CmtqFhRSX8Im54WJ77kLomAOD0abGjGFdlRba1PNVSubc jAXAJ61hsDGlyWJiYrqT/8CcHrMnPc1krJKfNlVU= Date: Thu, 23 Sep 2021 02:59:48 +0300 From: Laurent Pinchart To: Kieran Bingham Cc: linux-renesas-soc@vger.kernel.org, Kieran Bingham , David Airlie , Daniel Vetter , "open list:DRM DRIVERS FOR RENESAS" , open list Subject: Re: [PATCH v3 6/6] drm: rcar-du: Add r8a779a0 device support Message-ID: References: <20210922234726.3337265-1-kieran.bingham@ideasonboard.com> <20210922234726.3337265-7-kieran.bingham@ideasonboard.com> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: <20210922234726.3337265-7-kieran.bingham@ideasonboard.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Kieran, Thank you for the patch. On Thu, Sep 23, 2021 at 12:47:26AM +0100, Kieran Bingham wrote: > From: Kieran Bingham > > Extend the rcar_du_device_info structure and rcar_du_output enum to > support DSI outputs and utilise these additions to provide support for > the R8A779A0 V3U platform. > > While the DIDSR register field is now named "DSI/CSI-2-TX-IF0 Dot Clock > Select" the existing define LVDS0 is used, and is directly compatible > from other DU variants. That's not true anymore :-) The paragraph can simply be dropped. > Signed-off-by: Kieran Bingham > > --- > > v3: > - Introduce DIDSR_LDCS_DSI macro > > v2: > - No longer requires a direct interface with the DSI encoder > - Use correct field naming (LDCS) > - Remove per-crtc clock feature. > > drivers/gpu/drm/rcar-du/rcar_du_crtc.h | 2 ++ > drivers/gpu/drm/rcar-du/rcar_du_drv.c | 20 ++++++++++++++++++++ > drivers/gpu/drm/rcar-du/rcar_du_drv.h | 2 ++ > drivers/gpu/drm/rcar-du/rcar_du_group.c | 2 ++ > drivers/gpu/drm/rcar-du/rcar_du_regs.h | 1 + > 5 files changed, 27 insertions(+) > > diff --git a/drivers/gpu/drm/rcar-du/rcar_du_crtc.h b/drivers/gpu/drm/rcar-du/rcar_du_crtc.h > index 440e6b4fbb58..26e79b74898c 100644 > --- a/drivers/gpu/drm/rcar-du/rcar_du_crtc.h > +++ b/drivers/gpu/drm/rcar-du/rcar_du_crtc.h > @@ -96,6 +96,8 @@ struct rcar_du_crtc_state { > enum rcar_du_output { > RCAR_DU_OUTPUT_DPAD0, > RCAR_DU_OUTPUT_DPAD1, > + RCAR_DU_OUTPUT_DSI0, > + RCAR_DU_OUTPUT_DSI1, > RCAR_DU_OUTPUT_HDMI0, > RCAR_DU_OUTPUT_HDMI1, > RCAR_DU_OUTPUT_LVDS0, > diff --git a/drivers/gpu/drm/rcar-du/rcar_du_drv.c b/drivers/gpu/drm/rcar-du/rcar_du_drv.c > index 8a094d5b9c77..8b4c8851b6bc 100644 > --- a/drivers/gpu/drm/rcar-du/rcar_du_drv.c > +++ b/drivers/gpu/drm/rcar-du/rcar_du_drv.c > @@ -489,6 +489,25 @@ static const struct rcar_du_device_info rcar_du_r8a7799x_info = { > .lvds_clk_mask = BIT(1) | BIT(0), > }; > > +static const struct rcar_du_device_info rcar_du_r8a779a0_info = { > + .gen = 3, > + .features = RCAR_DU_FEATURE_CRTC_IRQ > + | RCAR_DU_FEATURE_VSP1_SOURCE, > + .channels_mask = BIT(1) | BIT(0), > + .routes = { > + /* R8A779A0 has two MIPI DSI outputs. */ > + [RCAR_DU_OUTPUT_DSI0] = { > + .possible_crtcs = BIT(0), > + .port = 0, > + }, > + [RCAR_DU_OUTPUT_DSI1] = { > + .possible_crtcs = BIT(1), > + .port = 1, > + }, > + }, > + .dsi_clk_mask = BIT(1) | BIT(0), > +}; > + > static const struct of_device_id rcar_du_of_table[] = { > { .compatible = "renesas,du-r8a7742", .data = &rcar_du_r8a7790_info }, > { .compatible = "renesas,du-r8a7743", .data = &rzg1_du_r8a7743_info }, > @@ -513,6 +532,7 @@ static const struct of_device_id rcar_du_of_table[] = { > { .compatible = "renesas,du-r8a77980", .data = &rcar_du_r8a77970_info }, > { .compatible = "renesas,du-r8a77990", .data = &rcar_du_r8a7799x_info }, > { .compatible = "renesas,du-r8a77995", .data = &rcar_du_r8a7799x_info }, > + { .compatible = "renesas,du-r8a779a0", .data = &rcar_du_r8a779a0_info }, > { } > }; > > diff --git a/drivers/gpu/drm/rcar-du/rcar_du_drv.h b/drivers/gpu/drm/rcar-du/rcar_du_drv.h > index 5fe9152454ff..cf98d43d72d0 100644 > --- a/drivers/gpu/drm/rcar-du/rcar_du_drv.h > +++ b/drivers/gpu/drm/rcar-du/rcar_du_drv.h > @@ -57,6 +57,7 @@ struct rcar_du_output_routing { > * @routes: array of CRTC to output routes, indexed by output (RCAR_DU_OUTPUT_*) > * @num_lvds: number of internal LVDS encoders > * @dpll_mask: bit mask of DU channels equipped with a DPLL > + * @dsi_clk_mask: bitmask of channels that can use the DSI clock as dot clock > * @lvds_clk_mask: bitmask of channels that can use the LVDS clock as dot clock > */ > struct rcar_du_device_info { > @@ -67,6 +68,7 @@ struct rcar_du_device_info { > struct rcar_du_output_routing routes[RCAR_DU_OUTPUT_MAX]; > unsigned int num_lvds; > unsigned int dpll_mask; > + unsigned int dsi_clk_mask; > unsigned int lvds_clk_mask; > }; > > diff --git a/drivers/gpu/drm/rcar-du/rcar_du_group.c b/drivers/gpu/drm/rcar-du/rcar_du_group.c > index a984eef265d2..8665a1dd2186 100644 > --- a/drivers/gpu/drm/rcar-du/rcar_du_group.c > +++ b/drivers/gpu/drm/rcar-du/rcar_du_group.c > @@ -124,6 +124,8 @@ static void rcar_du_group_setup_didsr(struct rcar_du_group *rgrp) > if (rcdu->info->lvds_clk_mask & BIT(rcrtc->index)) > didsr |= DIDSR_LDCS_LVDS0(i) > | DIDSR_PDCS_CLK(i, 0); > + else if (rcdu->info->dsi_clk_mask & BIT(rcrtc->index)) > + didsr |= DIDSR_LDCS_DSI(i); > else > didsr |= DIDSR_LDCS_DCLKIN(i) > | DIDSR_PDCS_CLK(i, 0); > diff --git a/drivers/gpu/drm/rcar-du/rcar_du_regs.h b/drivers/gpu/drm/rcar-du/rcar_du_regs.h > index fb7c467aa484..9484215b51e2 100644 > --- a/drivers/gpu/drm/rcar-du/rcar_du_regs.h > +++ b/drivers/gpu/drm/rcar-du/rcar_du_regs.h > @@ -258,6 +258,7 @@ > #define DIDSR 0x20028 > #define DIDSR_CODE (0x7790 << 16) > #define DIDSR_LDCS_DCLKIN(n) (0 << (8 + (n) * 2)) > +#define DIDSR_LDCS_DSI(n) (2 << (8 + (n) * 2)) I'd add a /* V3U only */ comment at the end. I can address those two small issues when applying. > #define DIDSR_LDCS_LVDS0(n) (2 << (8 + (n) * 2)) > #define DIDSR_LDCS_LVDS1(n) (3 << (8 + (n) * 2)) > #define DIDSR_LDCS_MASK(n) (3 << (8 + (n) * 2)) -- Regards, Laurent Pinchart