Received: by 2002:a05:6a11:4021:0:0:0:0 with SMTP id ky33csp5029054pxb; Tue, 28 Sep 2021 09:08:13 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw7uMVgDAu+YP3A5dYVdQIxT6ps5l8VgESwgmgMmdw61Zk98gHAuhezqKhNBZDyCnG9Bx07 X-Received: by 2002:a63:b64e:: with SMTP id v14mr5263310pgt.245.1632845293479; Tue, 28 Sep 2021 09:08:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1632845293; cv=none; d=google.com; s=arc-20160816; b=sB3XRQbNzXZa3Auvv4DQIuR/+MQnwOeG7ebjBOR3bvhiU76QBnsUnuciL+4BvP+beA YxDg42DRS3e0uPYNw8KV/AZau/zMZDyo5pYzUSj3J91idwZj3lpTYrUQlpTgRJChuTwR QKy08ITx7AUxIXuMtLkum9PMim7aVrBtFjBhAZJJE5SkJwsiG+398/vxtsTODIcoRR3O L5Q1Gy8NybxnTdDGBZyEGA4M1MPbKpqsaqAajUf9htMAZe3j3wSXQZkC57nRTqHJaWio fiB8FZvFDyhrKCthbDd2XrI16ROVtb9Q9taaIrYmHws31Y293pJjj16/wey5/9O2XOhb yxuw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=e/2HozfxQhf2Pjjc10UUob8XHbNx45tkB9GNeEc1OjY=; b=h1xxg2cajeEhcf77ZbqYjn8re/8CWH+8EfadkQRGBwxPFoSigNPD0M7V+hVbByE1xb VwOi4iA3q8BmP/zmYvrPGHSEnhMQt49TPeJoFojKv061XSqsR9rC4+dR42TErVQcNu5w jRtf3JvB0HpIQnt6ZBC6PWHB+IjAp4JBHxrRwS8Uh9I3xeGow0P3NXiZUNN33Hbfs2Bd 9KBl1bnvem0hkrNIwhrL8P/lw6YxCWy1L20pWtm1zzEsVq9+nQ42hJV5L5OVyBMafeCa Gau2lRxlLBwXtS53IOa4MDohtpZT90aohqdJ93syn9Fsso7VlV8O77qcNt0CTY4bu0Ip QVrw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=EUS18fCm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q5si23724988pgi.219.2021.09.28.09.07.51; Tue, 28 Sep 2021 09:08:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=EUS18fCm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241820AbhI1QGM (ORCPT + 99 others); Tue, 28 Sep 2021 12:06:12 -0400 Received: from mail.kernel.org ([198.145.29.99]:47508 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241825AbhI1QGJ (ORCPT ); Tue, 28 Sep 2021 12:06:09 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 405076128E; Tue, 28 Sep 2021 16:04:29 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1632845070; bh=01wz6erCakbXSf2MOUj5I3H7r0o1qQPsOzBsFvpd0uE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=EUS18fCmOq0in3hvpKrWA84T6wNO8t+f/UE0xjgCEvVLjrKHlWgErtSDuy2KfxaDA NW1orpik6JsIDvaVl98XKp9f9h1xIIBOWb306jthQ4CApK2w9oP0EX2KocJ/N/jblf e1PHvA5xK1L1N56FP5yPD00kGe/Uit8cz81u+Bs2H85F7SeLQwBhC/3FYV20cgzA+k NrnzUZGDXcMNNIq2yhJSwexYGgDImo6UuSrqKejKEYwWwCr89SNbPkiFBkab73NJut XFX5gTAaFdXvnoUuaJcLRZUwytAhcwK4i88NeHs7K7DAqzg2iQUbBkaZ3Okk+dL5a+ 0O8pWobAkHeGA== From: Dinh Nguyen To: michal.simek@xilinx.com Cc: dinguyen@kernel.org, bp@alien8.de, mchehab@kernel.org, tony.luck@intel.com, james.morse@arm.com, rric@kernel.org, linux-kernel@vger.kernel.org, linux-edac@vger.kernel.org Subject: [PATCHv3 2/3] EDAC/synopsys: add support for version 3 of the Synopsys EDAC DDR Date: Tue, 28 Sep 2021 11:04:22 -0500 Message-Id: <20210928160423.271187-2-dinguyen@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210928160423.271187-1-dinguyen@kernel.org> References: <20210928160423.271187-1-dinguyen@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds support for version 3.80a of the Synopsys DDR controller with EDAC. This version of the controller has the following differences: - UE/CE are auto cleared - Interrupts are supported by default Signed-off-by: Dinh Nguyen --- v3: Address comments from Michal Simek use bit macro removed extra "cleared" word from comment section about v3.0 v2: remove "This patch" from commit message --- drivers/edac/synopsys_edac.c | 49 ++++++++++++++++++++++++++++++------ 1 file changed, 42 insertions(+), 7 deletions(-) diff --git a/drivers/edac/synopsys_edac.c b/drivers/edac/synopsys_edac.c index bf237fccb444..66ee37ea0acc 100644 --- a/drivers/edac/synopsys_edac.c +++ b/drivers/edac/synopsys_edac.c @@ -101,6 +101,7 @@ /* DDR ECC Quirks */ #define DDR_ECC_INTR_SUPPORT BIT(0) #define DDR_ECC_DATA_POISON_SUPPORT BIT(1) +#define DDR_ECC_INTR_SELF_CLEAR BIT(2) /* ZynqMP Enhanced DDR memory controller registers that are relevant to ECC */ /* ECC Configuration Registers */ @@ -171,6 +172,10 @@ #define DDR_QOS_IRQ_EN_OFST 0x20208 #define DDR_QOS_IRQ_DB_OFST 0x2020C +/* DDR QOS Interrupt register definitions */ +#define DDR_UE_MASK BIT(9) +#define DDR_CE_MASK BIT(8) + /* ECC Corrected Error Register Mask and Shifts*/ #define ECC_CEADDR0_RW_MASK 0x3FFFF #define ECC_CEADDR0_RNK_MASK BIT(24) @@ -533,10 +538,16 @@ static irqreturn_t intr_handler(int irq, void *dev_id) priv = mci->pvt_info; p_data = priv->p_data; - regval = readl(priv->baseaddr + DDR_QOS_IRQ_STAT_OFST); - regval &= (DDR_QOSCE_MASK | DDR_QOSUE_MASK); - if (!(regval & ECC_CE_UE_INTR_MASK)) - return IRQ_NONE; + /* + * v3.0 of the controller has the ce/ue bits cleared automatically, + * so this condition does not apply. + */ + if (!(priv->p_data->quirks & DDR_ECC_INTR_SELF_CLEAR)) { + regval = readl(priv->baseaddr + DDR_QOS_IRQ_STAT_OFST); + regval &= (DDR_QOSCE_MASK | DDR_QOSUE_MASK); + if (!(regval & ECC_CE_UE_INTR_MASK)) + return IRQ_NONE; + } status = p_data->get_error_info(priv); if (status) @@ -548,7 +559,9 @@ static irqreturn_t intr_handler(int irq, void *dev_id) edac_dbg(3, "Total error count CE %d UE %d\n", priv->ce_cnt, priv->ue_cnt); - writel(regval, priv->baseaddr + DDR_QOS_IRQ_STAT_OFST); + /* v3.0 of the controller does not have this register */ + if (!(priv->p_data->quirks & DDR_ECC_INTR_SELF_CLEAR)) + writel(regval, priv->baseaddr + DDR_QOS_IRQ_STAT_OFST); return IRQ_HANDLED; } @@ -834,8 +847,13 @@ static void mc_init(struct mem_ctl_info *mci, struct platform_device *pdev) static void enable_intr(struct synps_edac_priv *priv) { /* Enable UE/CE Interrupts */ - writel(DDR_QOSUE_MASK | DDR_QOSCE_MASK, - priv->baseaddr + DDR_QOS_IRQ_EN_OFST); + if (priv->p_data->quirks & DDR_ECC_INTR_SELF_CLEAR) + writel(DDR_UE_MASK | DDR_CE_MASK, + priv->baseaddr + ECC_CLR_OFST); + else + writel(DDR_QOSUE_MASK | DDR_QOSCE_MASK, + priv->baseaddr + DDR_QOS_IRQ_EN_OFST); + } static void disable_intr(struct synps_edac_priv *priv) @@ -890,6 +908,19 @@ static const struct synps_platform_data zynqmp_edac_def = { ), }; +static const struct synps_platform_data synopsys_edac_def = { + .get_error_info = zynqmp_get_error_info, + .get_mtype = zynqmp_get_mtype, + .get_dtype = zynqmp_get_dtype, + .get_ecc_state = zynqmp_get_ecc_state, + .quirks = (DDR_ECC_INTR_SUPPORT | DDR_ECC_INTR_SELF_CLEAR +#ifdef CONFIG_EDAC_DEBUG + | DDR_ECC_DATA_POISON_SUPPORT +#endif + ), +}; + + static const struct of_device_id synps_edac_match[] = { { .compatible = "xlnx,zynq-ddrc-a05", @@ -899,6 +930,10 @@ static const struct of_device_id synps_edac_match[] = { .compatible = "xlnx,zynqmp-ddrc-2.40a", .data = (void *)&zynqmp_edac_def }, + { + .compatible = "snps,ddrc-3.80a", + .data = (void *)&synopsys_edac_def + }, { /* end of table */ } -- 2.25.1