Received: by 2002:a05:6a10:d5a5:0:0:0:0 with SMTP id gn37csp3018135pxb; Sun, 3 Oct 2021 12:22:29 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwGqc2XtuP7ryIYvTBxo1XbnU49c5ZGNhZ/E7PCBcdHKQRBRnhYj+DaaeVQ2orKsyqo3TDY X-Received: by 2002:a50:e1cf:: with SMTP id m15mr12890389edl.181.1633288949022; Sun, 03 Oct 2021 12:22:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1633288949; cv=none; d=google.com; s=arc-20160816; b=bFbYH0WrMG3a2GD/FZC8XQFQJY0eOInXcecs4OR5ZSfsNfAPAKX9Oa/kMLNBFmGNok LJGhSWKxEjvWIhC90HhT5dCgx6kS/xvRx8JTB4jRFHQdErya5LHnWn5HNMDlAyQ7V8Wh oYOB+ArgPOkYWpmQ2QJMFAApPG8ttMlrBCHTiMhiKO+EwMUJe7AqxFn+1YiTYXByej7N vEW7OXBQ6gkIE10gQsLB1CVf/Ir/Lw5iKFcuEUutLi3qyC6BSeXTAEnnfEA7F9TlJMMv 7OwQAEIB3+OPawoD0sxkCFEt6q+ygiv4IhFQA5IAfx1TryWMCw9qu0afaW3Fx3BnbH90 O43w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=v1AuAoJ09w7rZx0LoqvNgfkj4bYHfW7F7rrWOMcjHMc=; b=kmZeYdpK5yvGqE0Ip1CwSd5EMmRDHKRFn0ZGdqiQPWAmsPG5gYE6ZdZTXi2hNoEfne xjVv52w8Fdu7v3JHXnutuTrDvp0zQhQEiFjCzlra5tqRJjlqRgOXmp7RTUYCVthrmw4G tS1pS1FaFKD/2XjBmYofroX1LEWuCvwUm+VEXP4SgVm+0GbAb4E4pI6LaYaw5/MMsBPg 7S8ipVt21YbFphVfX9jrqmCwHVj1UV5aHUebd7Azd05O2f3EyeVqUu5szK4UlBP7bGDl tXZ7GEqJLWqGArF6cFQQcGbIPThCiM1ssNmUJDoTxcwIXthQDOnwgnrHJAOWOilxUfID RpLQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@googlemail.com header.s=20210112 header.b=XaEsVqDF; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=googlemail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id jy13si14644131ejc.245.2021.10.03.12.22.05; Sun, 03 Oct 2021 12:22:29 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@googlemail.com header.s=20210112 header.b=XaEsVqDF; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=googlemail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231362AbhJCTTk (ORCPT + 99 others); Sun, 3 Oct 2021 15:19:40 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46302 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231280AbhJCTTk (ORCPT ); Sun, 3 Oct 2021 15:19:40 -0400 Received: from mail-ed1-x533.google.com (mail-ed1-x533.google.com [IPv6:2a00:1450:4864:20::533]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2379EC0613EC for ; Sun, 3 Oct 2021 12:17:52 -0700 (PDT) Received: by mail-ed1-x533.google.com with SMTP id p13so28052862edw.0 for ; Sun, 03 Oct 2021 12:17:52 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=googlemail.com; s=20210112; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=v1AuAoJ09w7rZx0LoqvNgfkj4bYHfW7F7rrWOMcjHMc=; b=XaEsVqDFSTa6962TijyFZ2fyq5Z9ZALuDegRoy6NJaL62ZvH7MrEG97rCkN1c4rwFS X8Nm8/3Kwq2rsVN/lDXFgtSoSuKQVZ35Jplej1d0ZwYUe7WLVfK1Ay1dUu0pziOcv4LB VaCYEFjqL+J8InFuse2jRCxQHIIdqeFpz5oAUnp9K6ybngH+UpYFMdo5ZnxGugaJAFHV axKFlII72Vw+3bYl28bBu1u+6PRz4fipoqjhOr1cAFf5ntLSN4ynmgn7dpAZ5gkDJ6Gy LIh5othJHJ5PpJW63/mKqDCybEuAzkgPpta/0qfhgb8Wu/Xf515DJnPaxJa2GIdEy476 Jukw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=v1AuAoJ09w7rZx0LoqvNgfkj4bYHfW7F7rrWOMcjHMc=; b=VDjohJ9U/ZD46L3Q9I9wFFRF5py3yA0AQ1AbsdpPN80Md7RNlqqjFmyDGt1CHrFnG+ ukCHTnU3cgiW4oVhHDWIMwiZIQWPtImUAg0jArJeUK7ZyeHWIZj/+1QhRXXZEf+kXREl 4xQ5z6xb6/RVSbTqPQ5v7AH6wRZAU9IyEcRdPQPuYSUR54d/sru+aCvSocvVLeP3zIq8 n2WajCrzj+M1D8a3/S7lWNYyYs0QQoSM2M/NnogSXwK9hIuLzOkFdv1Z2bYmEimtPf/x a8p7NnDolJJtnAYRT0g9DBfiHfMpfdcqBSUMJOzS2kV8lM9BCixgs8x59DfrMmLznkLU iAaw== X-Gm-Message-State: AOAM530kyJvqgnLii/Gg1v4XwtR80kJVznsWyKEBnFTp2T61rniGUZYq 5iBGEwMWeByIogk4wzvwAD+H+tGgPsXFtmpis8Q= X-Received: by 2002:a17:906:1405:: with SMTP id p5mr12382183ejc.197.1633288670478; Sun, 03 Oct 2021 12:17:50 -0700 (PDT) MIME-Version: 1.0 References: <20211002234313.3209294-1-martin.blumenstingl@googlemail.com> <1j35pivzho.fsf@starbuckisacylon.baylibre.com> In-Reply-To: <1j35pivzho.fsf@starbuckisacylon.baylibre.com> From: Martin Blumenstingl Date: Sun, 3 Oct 2021 21:17:39 +0200 Message-ID: Subject: Re: [RFC PATCH v1 0/1] ASoC: meson: aiu: HDMI codec control questions and issues To: Jerome Brunet Cc: alsa-devel@alsa-project.org, linux-amlogic@lists.infradead.org, lgirdwood@gmail.com, broonie@kernel.org, perex@perex.cz, tiwai@suse.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Jerome, first of all: thanks for taking the time to go through all of this! On Sun, Oct 3, 2021 at 6:34 PM Jerome Brunet wrote: > > > On Sun 03 Oct 2021 at 01:43, Martin Blumenstingl wrote: > > > Hello Jerome et al., > > > > on Amlogic Meson SoCs which use the AIU audio controller we have the > > so-called "machine gun noise" (MGN) issue, reproducible for example in > > Kodi. So far nobody was able to identify the cause of this issue. My > > idea was to at least narrow down the issue so we can categorize it. For > > that I wanted to get the SPDIF output from AIU to the HDMI controller > > working. > > Ok, I'll clarify (again) about this issue. > > This issue is on AIU only (not the AXG series), on the i2s encoder > regardless of the output (HDMI, internal and external codec) Thanks for repeating this. It was clear to me that only AIU is affected but I didn't know that it only affects I2S > This encoder support either 2ch or 8ch mode, nothing else. > As long as only 2ch was supported, there was no problem. > In order to switch between 2ch and 8ch mode. AIU_RST_SOFT_I2S_FAST and > AIU_I2S_SYNC shall be "poked" (check iu-fifo-i2s.c and > aiu-encoder-i2c.c). Without this, the switch is not done. > > What these do, how and when it should be done is unclear. I tried > several combination. At the time I found something stable-ish but it was > not perfect. old 32-bit u-boot sources from the Endless Mini do have some documentation on AIU_I2S_SYNC [0]: // 8'b0_000_1_1_10 // A write to this register will cause the interface to repeat the current // sample. Can be used to regain synchronization. // A read from this register indicates that the next sample to be sent // out of the interface should go into the _left_ channel of the dac. There's also a note about AIU_I2S_MISC stating: // Bit 4 if true, force each audio data to left or right according to the bit attached with the audio data // This bit should be used with Register AIU_i2s_sync(0x511) together To be honest: to me this is not helpful since I don't understand how/why the left channel is of importance. > At the time, It was completely new driver. Even if was not rock solid, > it was still progress and I opted to upstream it with an imperfect 8ch > support so people could help debug it. This was mentioned in the > original submission. > > The other solution is to restrict to 2ch mode and remove > AIU_RST_SOFT_I2S_FAST and AIU_I2S_SYNC pokes. There will be no noise > anymore. I think Christian (Hewitt) agrees on this point as he mentioned that your earlier versions of the AIU code (before it got upstream) were not affected by the "machine gun noise" issue. Does the documentation from above give you any new ideas (assuming that it's correct since it's the best we have)? Should I try playing with AIU_RST_SOFT_I2S_FAST and AIU_I2S_SYNC to see if I can make a difference? [...] > Here you describe a DAI link (think of it as wires) between the SPDIF > encoder (output) and AIU_HDMI input PCM. This is not what the HW is and > it is not possible. > > Let's start from the HDMI controller. > The designware (on amlogic SoC) has 2 interface for audio input. > 1) PCM/I2S: a classic interface 2 clocks and N data line > 2) SPDIF: The Sony Philips 1 wire interface The Transwitch HDMI TX controller supports these two inputs so even though the IP is different the basic functionality (which we'll discuss below) is the same. > Whatever comes up on 1) has to be some sort of i2s signal. So SPDIF > won't fly there. I agree with this > AIU_HDMI output is Hardwired to 1). It is just just a digital mux, > implemented as an ASoC codec which allows to seleted one of 2 audio > sources: > A) the i2s output implemented as part of the AIU > B) the PCM output, part the AUDIN (yes, an output in AUDIN) block. This > is not implemented ATM. This is some interesting information, I thought that PCM was used because PCM audio can be transmitted over SPDIF. For A) my understanding is different though: - for AIU_HDMI_CLK_DATA_CTRL[5:4] (HDMI_DATA_SEL) your description matches my understanding. For me it makes sense that SPDIF data cannot be selected with this register since it's a one-wire protocol (and doesn't have separate data/clock lines). Value 0x2 selects the I2S data interface - for AIU_HDMI_CLK_DATA_CTRL[1:0] (HDMI_DATA_CLK_SEL) however I have a different understanding: 0x0 disables the clock signal to the HDMI TX controller, 0x1 selects the PCM clock (which now I have learned is related to the AUDIN block) and 0x2 selects the "AIU clock" (see below) - my understanding is that "AIU clock" comes from AIU_CLK_CTRL_MORE[6] (HDMITX_SEL_AOCLKX2) where 0x0 selects "cts_i958 as AIU clk to hdmi_tx_audio_master_clk" (SPDIF clock) and 0x1 selects "cts_aoclkx2_int as AIU clk to hdmi_tx_audio_master_clk" (I2S clock) So to me this means that there's three different muxes: - data mux to choose between 0x0 (all zeros), 0x1 (PCM) and 0x2 (I2S) - clock mux to choose between 0x0 (disabled), 0x1 (PCM) and 0x2 (hdmi_tx_audio_master_clk) - hdmi_tx_audio_master_clk clock mux to choose between 0x0 (cts_i958) and 0x1 (cts_aoclkx2_int) Based on that I think that it's not possible to have AIU output the I2S and SPDIF signals at the same time to the HDMI TX controller and then letting the HDMI TX controller choose which one to use. Based on whichever signal (I2S or SPDIF) we want to use for HDMI we need to configure AIU accordingly (data and clock). [...] > It is not meant to. The dai_link and the endpoint are i2s. > Your HDMI controller should have 2 inputs and should have a way to > select one or the other. The format at each of the (internal) input does > not change ah, that makes sense. Let's say AIU has some internal muxing for the HDMI output then AIU would have two outputs as well (let's call them HDMI_OUT_I2S and HDMI_OUT_SPDIF). Then I'd wire up each of these to their corresponding inputs on the HDMI TX controller. Best regards, Martin