Received: by 2002:a05:6a10:d5a5:0:0:0:0 with SMTP id gn37csp4069595pxb; Mon, 4 Oct 2021 16:44:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxL+iSm8Mqyb0d2EsQutanmNwEJiHRPPHKVWmJ8lcIdP8lVEIax3IqzwKBMC/E8foimPHEo X-Received: by 2002:a17:902:e8cb:b0:13b:6504:7d20 with SMTP id v11-20020a170902e8cb00b0013b65047d20mr2224489plg.31.1633391040669; Mon, 04 Oct 2021 16:44:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1633391040; cv=none; d=google.com; s=arc-20160816; b=xf4K3rlbtm8eVzb4/FzXMtkBsEgya9CrWiDIT65YaTgVnGiYCEdX85T27v39vq4h2b OxmFJFXOZic6RE77CiCrY1KNPsNPmOI6rNnX5DOvPrVV6ORfW708UgalB0iaCwHtkndP E3+Tp9of2F/3KD/RPTWN0yhhkF6bn/ziKO+v+I2LFXTCn0yHGehL74VXk+qnWzrplWdm OAIL18QH4Ix4CJdqbnwZliTiB8yV+wj/hPeYFq+u6H9j+zFEZqUaG0sZhJfA2pHIuh6Q pw0MFpVcGEvMNntmC/IeUjmq0QReC7q1gejMwNw3ztDwnzSdEuL6OsTWHaVQNrcSw7P/ 6NJA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=05JdBgmGpRmNsIOtv2YBGao+hhN4a3vISq8zcxVsC2U=; b=jpRf2Y1iBqTSBUq58IipoY9fQPGs0s6agkZ2ao4nmZGbs7Y2gEWmguRwmjA3oxqbCu 08HAnqASBClG9OwMohG9dZd73RrUtuqf/wxdIrCh2X61QoMZYz4nIgpgEdgFQdrXwrLi YBs1PG7gJxrc3lAQCL/4NLeSs5Y60vs5ZrrfbEKvjABICdIOgAIkKl+YZ0AN04BfA8YO XanKd2JjM93Hirau02nTO44bZkn9LetJxEnL9QUD7ajNY9DaJLr5RgQE0Vh6FXq2dGHB A3j1VlVm1fIp6rDpfoCQPkXOFPzcieqqjVlkWgOWABQdm/GGYZw2SCIW6VmTn4F+pcJD bJEQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x69si16450244pgd.620.2021.10.04.16.43.48; Mon, 04 Oct 2021 16:44:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236160AbhJDUZE (ORCPT + 99 others); Mon, 4 Oct 2021 16:25:04 -0400 Received: from foss.arm.com ([217.140.110.172]:35994 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236132AbhJDUZD (ORCPT ); Mon, 4 Oct 2021 16:25:03 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id CF665ED1; Mon, 4 Oct 2021 13:23:13 -0700 (PDT) Received: from e119884-lin.cambridge.arm.com (e119884-lin.cambridge.arm.com [10.1.196.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id E89463F881; Mon, 4 Oct 2021 13:23:11 -0700 (PDT) From: Vincenzo Frascino To: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kasan-dev@googlegroups.com Cc: vincenzo.frascino@arm.com, Andrew Morton , Catalin Marinas , Will Deacon , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Andrey Konovalov , Lorenzo Pieralisi Subject: [PATCH v2 2/5] arm64: mte: Bitfield definitions for Asymm MTE Date: Mon, 4 Oct 2021 21:22:50 +0100 Message-Id: <20211004202253.27857-3-vincenzo.frascino@arm.com> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20211004202253.27857-1-vincenzo.frascino@arm.com> References: <20211004202253.27857-1-vincenzo.frascino@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add Asymmetric Memory Tagging Extension bitfield definitions. Cc: Will Deacon Cc: Catalin Marinas Signed-off-by: Vincenzo Frascino Acked-by: Catalin Marinas --- arch/arm64/include/asm/sysreg.h | 3 +++ 1 file changed, 3 insertions(+) diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index b268082d67ed..f51d5912b41c 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -621,6 +621,7 @@ #define SCTLR_ELx_TCF_NONE (UL(0x0) << SCTLR_ELx_TCF_SHIFT) #define SCTLR_ELx_TCF_SYNC (UL(0x1) << SCTLR_ELx_TCF_SHIFT) #define SCTLR_ELx_TCF_ASYNC (UL(0x2) << SCTLR_ELx_TCF_SHIFT) +#define SCTLR_ELx_TCF_ASYMM (UL(0x3) << SCTLR_ELx_TCF_SHIFT) #define SCTLR_ELx_TCF_MASK (UL(0x3) << SCTLR_ELx_TCF_SHIFT) #define SCTLR_ELx_ENIA_SHIFT 31 @@ -666,6 +667,7 @@ #define SCTLR_EL1_TCF0_NONE (UL(0x0) << SCTLR_EL1_TCF0_SHIFT) #define SCTLR_EL1_TCF0_SYNC (UL(0x1) << SCTLR_EL1_TCF0_SHIFT) #define SCTLR_EL1_TCF0_ASYNC (UL(0x2) << SCTLR_EL1_TCF0_SHIFT) +#define SCTLR_EL1_TCF0_ASYMM (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) #define SCTLR_EL1_TCF0_MASK (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) #define SCTLR_EL1_BT1 (BIT(36)) @@ -807,6 +809,7 @@ #define ID_AA64PFR1_MTE_NI 0x0 #define ID_AA64PFR1_MTE_EL0 0x1 #define ID_AA64PFR1_MTE 0x2 +#define ID_AA64PFR1_MTE_ASYMM 0x3 /* id_aa64zfr0 */ #define ID_AA64ZFR0_F64MM_SHIFT 56 -- 2.33.0