Received: by 2002:a05:6a10:d5a5:0:0:0:0 with SMTP id gn37csp4637889pxb; Tue, 5 Oct 2021 07:19:43 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx5gkqG8ppcb+gk5JPTJK0zYwIGFX+Ppz+DXm1Or5YdhnzBeFhKIWeVb4OQ5HgRtnPzdGwG X-Received: by 2002:a50:e184:: with SMTP id k4mr26998861edl.217.1633443583039; Tue, 05 Oct 2021 07:19:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1633443583; cv=none; d=google.com; s=arc-20160816; b=zxbZFoaouM6QAop1VufhuTR0oluwqwP74WhhlgJLhiDlO9UiU3hS/2oKQkoVfB3/bI koIuBO68cDs+wrxcQ0ap7dokJTKvhiWQNqiy/DfjOBUEn2M/jbeQxqt+tyfSCC+4UBOn DDn8WhuowEI7N9BZBDOU4Ryil4fK185KhjakGNiNbM8DaOZ9QoBvEvdkaLyF8Cne6p8k ic4/K7zA5dnqxl/IqUZmgvzU9jWCVVkgu4+1aqvjC+zRrkJlsF5DezCmD63lpFljfXck vcTv25qc2LAwf8f5kSDnyzReGLJC4UroS7lxOJELLr7ph3aXUqFWWlbT9K6GininVxIy C9XQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from:dmarc-filter :sender:dkim-signature; bh=OwZI3V/T1OCP8rQzVHp5rAiN1T4/brwJdSaQX4lxQQA=; b=prT+6GsdwO+YA1mP7nnPRC8oetyqvy0LmXSm9gxH/cALkm0hAM/N/s2x1z40o7tmPd CHJzSU969exesMvkeIaD4mIzPB0K8Qgk3AHAGn8c9hoXUv/mSUpD+YfZcd7RtTKFx5QS XZttIwzNr5VSIyRwUBzfrv8i/ed5eKEkuCDAJlafOGORbRMOCQGPoZeCfIGZ4SLUUGsd zDfh6ELO01LsKUej92m27FFoCRg4gRfsDVdoBpep0Y9rrdp8YOh41Ef2nNCslsi6GZhV czzM0eidSvnZnQc0hJ84d1x1UnCaYY2OIgfmUffub0DApUeGiAhZVtoI8cJm6vugTQn+ Z+jQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=pwwYJtXb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id lb12si22530877ejc.254.2021.10.05.07.19.15; Tue, 05 Oct 2021 07:19:43 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=pwwYJtXb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234437AbhJEORl (ORCPT + 99 others); Tue, 5 Oct 2021 10:17:41 -0400 Received: from m43-7.mailgun.net ([69.72.43.7]:47669 "EHLO m43-7.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236253AbhJEOR1 (ORCPT ); Tue, 5 Oct 2021 10:17:27 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1633443336; h=Message-Id: Date: Subject: Cc: To: From: Sender; bh=OwZI3V/T1OCP8rQzVHp5rAiN1T4/brwJdSaQX4lxQQA=; b=pwwYJtXbChK+Ssfj70wLIX8XghSqxWkip0WFDhJ/FilfSB3KC+8wD4znG/YwRJoUYpLrl9dQ 0Ngbou3KpqM9q7O/zq/y27c9piqdaZekRybv8qyprFi2CqJkHl5tVo+Ad75EwW7prEc59zro PubliL9E45xlGsKvJJFO60dUGZM= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n04.prod.us-east-1.postgun.com with SMTP id 615c5df109ab553889c70c7b (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Tue, 05 Oct 2021 14:15:13 GMT Sender: srivasam=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 6252BC41623; Tue, 5 Oct 2021 14:15:11 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00,SPF_FAIL, URIBL_BLOCKED autolearn=no autolearn_force=no version=3.4.0 Received: from hu-srivasam-hyd.qualcomm.com (unknown [202.46.22.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: srivasam) by smtp.codeaurora.org (Postfix) with ESMTPSA id AB993C4360D; Tue, 5 Oct 2021 14:15:03 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 smtp.codeaurora.org AB993C4360D Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=codeaurora.org From: Srinivasa Rao Mandadapu To: agross@kernel.org, bjorn.andersson@linaro.org, lgirdwood@gmail.com, broonie@kernel.org, robh+dt@kernel.org, plai@codeaurora.org, bgoswami@codeaurora.org, perex@perex.cz, tiwai@suse.com, srinivas.kandagatla@linaro.org, rohitkr@codeaurora.org, linux-arm-msm@vger.kernel.org, alsa-devel@alsa-project.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, swboyd@chromium.org, judyhsiao@chromium.org Cc: Srinivasa Rao Mandadapu , Venkata Prasad Potturu Subject: [PATCH v2] ASoC: qcom: soundwire: Enable soundwire bus clock for version 1.6 Date: Tue, 5 Oct 2021 19:44:45 +0530 Message-Id: <1633443285-18685-1-git-send-email-srivasam@codeaurora.org> X-Mailer: git-send-email 2.7.4 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for soundwire 1.6 version to gate RX/TX bus clock. Signed-off-by: Venkata Prasad Potturu Signed-off-by: Srinivasa Rao Mandadapu --- Changes since v1: -- Add const name to mask value. drivers/soundwire/qcom.c | 13 ++++++++++++- 1 file changed, 12 insertions(+), 1 deletion(-) diff --git a/drivers/soundwire/qcom.c b/drivers/soundwire/qcom.c index 0ef79d6..491407f 100644 --- a/drivers/soundwire/qcom.c +++ b/drivers/soundwire/qcom.c @@ -109,6 +109,7 @@ #define SWR_MAX_CMD_ID 14 #define MAX_FIFO_RD_RETRY 3 #define SWR_OVERFLOW_RETRY_COUNT 30 +#define SWRM_HCTL_REG_MASK 0xFFFFFFFD struct qcom_swrm_port_config { u8 si; @@ -127,6 +128,7 @@ struct qcom_swrm_ctrl { struct device *dev; struct regmap *regmap; void __iomem *mmio; + char __iomem *swrm_hctl_reg; struct completion broadcast; struct completion enumeration; struct work_struct slave_work; @@ -610,6 +612,12 @@ static int qcom_swrm_init(struct qcom_swrm_ctrl *ctrl) val = FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK, ctrl->rows_index); val |= FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK, ctrl->cols_index); + if (ctrl->swrm_hctl_reg) { + val = ioread32(ctrl->swrm_hctl_reg); + val &= SWRM_HCTL_REG_MASK; + iowrite32(val, ctrl->swrm_hctl_reg); + } + ctrl->reg_write(ctrl, SWRM_MCP_FRAME_CTRL_BANK_ADDR(0), val); /* Enable Auto enumeration */ @@ -1200,7 +1208,7 @@ static int qcom_swrm_probe(struct platform_device *pdev) struct qcom_swrm_ctrl *ctrl; const struct qcom_swrm_data *data; int ret; - u32 val; + int val, swrm_hctl_reg = 0; ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL); if (!ctrl) @@ -1251,6 +1259,9 @@ static int qcom_swrm_probe(struct platform_device *pdev) ctrl->bus.port_ops = &qcom_swrm_port_ops; ctrl->bus.compute_params = &qcom_swrm_compute_params; + if (!of_property_read_u32(dev->of_node, "qcom,swrm-hctl-reg", &swrm_hctl_reg)) + ctrl->swrm_hctl_reg = devm_ioremap(&pdev->dev, swrm_hctl_reg, 0x4); + ret = qcom_swrm_get_port_config(ctrl); if (ret) goto err_clk; -- Qualcomm India Private Limited, on behalf of Qualcomm Innovation Center, Inc., is a member of Code Aurora Forum, a Linux Foundation Collaborative Project.