Received: by 2002:a05:6a10:d5a5:0:0:0:0 with SMTP id gn37csp57918pxb; Tue, 5 Oct 2021 23:14:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxCTWbyaMSc/RsYkNWf1Pw7m7AnM3q651aFK8lVUwsQGJISE3/ISfP0A4nkatp6EqV1q+5p X-Received: by 2002:a17:90b:1102:: with SMTP id gi2mr8790244pjb.43.1633500875947; Tue, 05 Oct 2021 23:14:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1633500875; cv=none; d=google.com; s=arc-20160816; b=pIar7jN/arZsSxK9UGSIQf/hp9bCtEQUK4Ro0ecKupGgyszFzr6T+GvKm0PHcdmWA4 pqH6rQ65iyrpv4eY9ONurxwnn9UYDXuMrMnVTpgKEqSeWKH8AbWHp72cU/S/7S3vxjeo iF3bnAmeSzG4CDCa7giC+9uQSIQCq9tE4TsorxmgEmVSdO6yNpBLyaVj5UdAYEn8ceaR gYBAS15Ylmm5gQNNDE02DVAetUbMP7aF1HFhzmdUnh3M2xMcKuBsVkuUupag9YYoBXdN BlaawtFsWtozhWvTZV+xpAR/m7ZFLN0FTKuWvU3hPZQXktksTH+IFWwbloaOglIyFb4X IQ7g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=nNzJU9Y0TN+qNE5qJcuFSRHdr3qJUmf5dCSvTeevenI=; b=uw18m0hIS64bKvVaNFNrtL2UneBkLCHvx/9Zqj8IMyyuxPTQhoJZHhZdT1uoo7/iat 6aJwZ/wmpjQ5oEFggfN/FjAeWpXDSlMavV80AKhqCMl5wFQPUM8gFwhaDULPr7ipo3/k u6cezYUM5S8BMAOQF14YahaPRugLkLezUpjD/TWjTW8gmVTYfZc3HpZGQbkA18/x2qms 6M8gka4Rz3P/odwatWvnPiMedN6kSP6U8E6DKiozVAT3kDIu1XQfenda+Z3yRQtzoWAu U4AVV7UyI7w+XQyx8zlA2QeeYapUoWipNbxGS8zepEd3pQzPpbT8Jv9eutNtZ2h46NxB dwZQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=ANdB3oFZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p15si28221750plw.13.2021.10.05.23.14.22; Tue, 05 Oct 2021 23:14:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=ANdB3oFZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237226AbhJFGOH (ORCPT + 99 others); Wed, 6 Oct 2021 02:14:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35016 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236878AbhJFGOC (ORCPT ); Wed, 6 Oct 2021 02:14:02 -0400 Received: from mail-wr1-x430.google.com (mail-wr1-x430.google.com [IPv6:2a00:1450:4864:20::430]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3AD91C061755; Tue, 5 Oct 2021 23:12:11 -0700 (PDT) Received: by mail-wr1-x430.google.com with SMTP id j8so5207077wro.7; Tue, 05 Oct 2021 23:12:11 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=nNzJU9Y0TN+qNE5qJcuFSRHdr3qJUmf5dCSvTeevenI=; b=ANdB3oFZnXCafq+MQbhJNlRkccq1wVIELxjMlYiX2ZU+wsa/0SDckhCa28iFKISyDO b6aK+IxalKhIZnCeMIXYON9LbmPpSicfaD1i7rO4z0UeF0HqHM/JG+OMWvhmlrwVhhZI ZY4mU+sMEOPIA4aaQHMbMs14KiVZOPwi/AhM/nhveMT4kgIF9sBaiPtsg0cNTsPFcdqq IVvTxtQBCHxqpqBB0wn1C/LS2/2lOM4kVeDgWha6fPcDOF0mWcxwqL2wmp5zv//GsDmS hzgqimSCw5tSa+vC2Gt2KPZI9CjQqHX6aqgxEa42KBlDvTOtyfjlb7ubzM25TjGd+SPQ zCLw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=nNzJU9Y0TN+qNE5qJcuFSRHdr3qJUmf5dCSvTeevenI=; b=eihGqcalGlXNOmHiP4stBf9JcnAnJTb0dhFRUdrt1XBDj3+23sucSTud8g9LIsox0S zRO5jKvp/A9wokm0XHTsMvnEb5E+SfPj85mYTaDRp/U91W71uWNR0qacjJi+VhVaLIJY ZGC94DlZY3kTccuM7+/hNM1CUVOf5ET1FZm5uO+50Daq2tu72T1pvTT8Zdxmqo5DFQyb M0wZYzRYhQg75AGO5tqMmiMj6Vzj34Pm2ZTRDTOWrsHvIp/FVmL6Hp+jKJ2lsVAxClUE 2HtXhVRxR48cjaYo/AXMHRpRvyVxoA2ejjosupszbj7qdALiVhiUuqTRBTb85RR+c1a/ UEjQ== X-Gm-Message-State: AOAM532hhkMhp58ptGowDyXdmffEgITCVitR0SgQZ0jZtsUqYRPoeLd3 2jK1itLXFsB96L7dCHBzv9w= X-Received: by 2002:a7b:cc18:: with SMTP id f24mr7914179wmh.8.1633500728703; Tue, 05 Oct 2021 23:12:08 -0700 (PDT) Received: from localhost.localdomain (252.red-83-54-181.dynamicip.rima-tde.net. [83.54.181.252]) by smtp.gmail.com with ESMTPSA id e8sm3893071wme.46.2021.10.05.23.12.07 (version=TLS1_2 cipher=ECDHE-ECDSA-AES128-GCM-SHA256 bits=128/128); Tue, 05 Oct 2021 23:12:08 -0700 (PDT) From: Sergio Paracuellos To: sboyd@kernel.org Cc: linux-clk@vger.kernel.org, gregkh@linuxfoundation.org, devicetree@vger.kernel.org, robh+dt@kernel.org, linux-staging@lists.linux.dev, neil@brown.name, linux-kernel@vger.kernel.org, john@phrozen.org Subject: [PATCH 2/4] dt-bindings: clock: mediatek,mt7621-sysc: add '#reset-cells' property Date: Wed, 6 Oct 2021 08:12:02 +0200 Message-Id: <20211006061204.2854-3-sergio.paracuellos@gmail.com> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20211006061204.2854-1-sergio.paracuellos@gmail.com> References: <20211006061204.2854-1-sergio.paracuellos@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Make system controller a reset provider for all the peripherals in the MT7621 SoC adding '#reset-cells' property. Signed-off-by: Sergio Paracuellos --- .../bindings/clock/mediatek,mt7621-sysc.yaml | 12 ++++++++++++ 1 file changed, 12 insertions(+) diff --git a/Documentation/devicetree/bindings/clock/mediatek,mt7621-sysc.yaml b/Documentation/devicetree/bindings/clock/mediatek,mt7621-sysc.yaml index 915f84efd763..0c0b0ae5e2ac 100644 --- a/Documentation/devicetree/bindings/clock/mediatek,mt7621-sysc.yaml +++ b/Documentation/devicetree/bindings/clock/mediatek,mt7621-sysc.yaml @@ -22,6 +22,11 @@ description: | The clocks are provided inside a system controller node. + This node is also a reset provider for all the peripherals. + + Reset related bits are defined in: + [2]: . + properties: compatible: items: @@ -37,6 +42,12 @@ properties: clocks. const: 1 + "#reset-cells": + description: + The first cell indicates the reset bit within the register, see + [2] for available resets. + const: 1 + ralink,memctl: $ref: /schemas/types.yaml#/definitions/phandle description: @@ -61,6 +72,7 @@ examples: compatible = "mediatek,mt7621-sysc", "syscon"; reg = <0x0 0x100>; #clock-cells = <1>; + #reset-cells = <1>; ralink,memctl = <&memc>; clock-output-names = "xtal", "cpu", "bus", "50m", "125m", "150m", -- 2.33.0